P1.0/TA0CLK/ACLK
P1.1/TA0.0
P1.2/TA0.1
P1.3/TA0.2
P1.4/TA0.3
P1.5/TA0.4
P1.6/TA0.1
P1.7/TA0.2
Direction
0: Input
1: Output
P1SEL.x
P1DIR.x
P1IN.x
P1IRQ.x
EN
Module X IN
1
0
Module X OUT
P1OUT.x
Interrupt
Edge
Select
Q
EN
Set
P1SEL.x
P1IES.x
P1IFG.x
P1IE.x
1
0
DV
SS
DV
CC
P1REN.x
Pad Logic
1
P1DS.x
0: Low drive
1: High drive
D
MSP430F5338, MSP430F5336, MSP430F5335, MSP430F5333
www.ti.com
SLAS721D – AUGUST 2010 – REVISED DECEMBER 2015
6.13 Input/Output Schematics
6.13.1 Port P1, P1.0 to P1.7, Input/Output With Schmitt Trigger
Figure 6-2. Port P1 (P1.0 to P1.7) Schematic
Copyright © 2010–2015, Texas Instruments Incorporated
Detailed Description
79
Submit Documentation Feedback
Product Folder Links:
MSP430F5338 MSP430F5336 MSP430F5335 MSP430F5333
Summary of Contents for MSP430F5333
Page 110: ......