MSP430F5338, MSP430F5336, MSP430F5335, MSP430F5333
SLAS721D – AUGUST 2010 – REVISED DECEMBER 2015
www.ti.com
Table 4-1. Signal Descriptions (continued)
TERMINAL
NO.
I/O
(1)
DESCRIPTION
NAME
PZ
ZQW
Capacitor for backup subsystem. Do not load this pin externally. For capacitor
VBAK
86
A7
values, see C
BAK
in
Recommended Operating Conditions
.
Backup or secondary supply voltage. If backup voltage is not supplied, connect to
VBAT
87
D8
DVCC externally.
General-purpose digital I/O
P5.7/RTCCLK
88
D7
I/O
RTCCLK output
DVCC3
89
A6
Digital power supply
DVSS3
90
A5
Digital ground supply
Test mode pin; selects digital I/O on JTAG pins
TEST/SBWTCK
91
B6
I
Spy-Bi-Wire input clock
General-purpose digital I/O
PJ.0/TDO
92
B5
I/O
Test data output port
General-purpose digital I/O
PJ.1/TDI/TCLK
93
A4
I/O
Test data input or test clock input
General-purpose digital I/O
PJ.2/TMS
94
E7
I/O
Test mode select
General-purpose digital I/O
PJ.3/TCK
95
D6
I/O
Test clock
Reset input (active low)
(3)
RST/NMI/SBWTDIO
96
A3
I/O
Nonmaskable interrupt input
Spy-Bi-Wire data input/output
General-purpose digital I/O
P6.0/CB0/A0
97
B4
I/O
Comparator_B input CB0
Analog input A0 – ADC
General-purpose digital I/O
P6.1/CB1/A1
98
B3
I/O
Comparator_B input CB1
Analog input A1 – ADC
General-purpose digital I/O
P6.2/CB2/A2
99
A2
I/O
Comparator_B input CB2
Analog input A2 – ADC
General-purpose digital I/O
P6.3/CB3/A3
100
D5
I/O
Comparator_B input CB3
Analog input A3 – ADC
E5,
E6,
E8,
F4,
F5,
Reserved
N/A
F8,
Reserved. TI recommends connecting to ground (DVSS, AVSS).
G5,
G8,
H5,
H8,
H9
(3)
When this pin is configured as reset, the internal pullup resistor is enabled by default.
14
Terminal Configuration and Functions
Copyright © 2010–2015, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links:
MSP430F5338 MSP430F5336 MSP430F5335 MSP430F5333
Summary of Contents for MSP430F5333
Page 110: ......