P2.0/P2MAP0
P2.1/P2MAP1
P2.2/P2MAP2
P2.3/P2MAP3
P2.4/P2MAP4
P2.5/P2MAP5
P2.6/P2MAP6
P2.7/P2MAP7
Direction
0: Input
1: Output
P2SEL.x
1
0
P2DIR.x
P2IN.x
P2IRQ.x
EN
To Port Mapping
1
0
From Port Mapping
P2OUT.x
Interrupt
Edge
Select
Q
EN
Set
P2SEL.x
P2IES.x
P2IFG.x
P2IE.x
1
0
DV
SS
DV
CC
P2REN.x
Pad Logic
1
P2DS.x
0: Low drive
1: High drive
D
From Port Mapping
MSP430F5338, MSP430F5336, MSP430F5335, MSP430F5333
www.ti.com
SLAS721D – AUGUST 2010 – REVISED DECEMBER 2015
6.13.2 Port P2, P2.0 to P2.7, Input/Output With Schmitt Trigger
Figure 6-3. Port P2 (P2.0 to P2.7) Schematic
Copyright © 2010–2015, Texas Instruments Incorporated
Detailed Description
81
Submit Documentation Feedback
Product Folder Links:
MSP430F5338 MSP430F5336 MSP430F5335 MSP430F5333
Summary of Contents for MSP430F5333
Page 110: ......