9.5.1.3 STAT2 Register (Address = 0x2) [reset = X]
.
Return to
.
Figure 9-18. STAT2 Register
7
6
5
4
3
2
1
0
RESERVED
COMP1_ALAR
M_STAT
COMP2_ALAR
M_STAT
COMP3_ALAR
M_STAT
RESERVED
TS_OPEN_STA
T
R-X
R-X
R-X
R-X
R-X
R-X
Table 9-12. STAT2 Register Field Descriptions
Bit
Field
Type
Reset
Description
7
RESERVED
R
X
Reserved
6
COMP1_ALARM_STAT
R
X
COMP1 Status
1b0 = Selected ADC measurement does not meet condition set by
1_ADCALARM_ABOVE bit
1b1 = Selected ADC measurement meets condition set by
1_ADCALARM_ABOVE bit
5
COMP2_ALARM_STAT
R
X
COMP2 Status
1b0 = Selected ADC measurement does not meet condition set by
2_ADCALARM_ABOVE bit
1b1 = Selected ADC measurement meets condition set by
2_ADCALARM_ABOVE bit
4
COMP3_ALARM_STAT
R
X
COMP3 Status
1b0 = Selected ADC measurement does not meet condition set by
1_ADCALARM_ABOVE bit
1b1 = Selected ADC measurement meets condition set by
2_ADCALARM_ABOVE bit
3-1
RESERVED
R
X
Reserved
0
TS_OPEN_STAT
R
X
TS Open Status
1b0 = V
TS
< V
OPEN
1b1 = V
TS
> V
OPEN
SLUSEC5 – DECEMBER 2020
Copyright © 2020 Texas Instruments Incorporated
43
Product Folder Links:
Summary of Contents for BQ25157
Page 107: ...D Max E Max 2 045 mm Min 1 645 mm Min 1 985 mm 1 585 mm...
Page 108: ......
Page 109: ......