8.6 Timing Requirements (continued)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
PROTECTION
t
DGL_SLP
Deglitch time for supply rising above V
SLP
+ V
SLP_HYS
120
µs
t
DGL_OVP
Deglitch time for V
OVP
Threshold
VIN falling below V
OVP
32
ms
t
DGL_OCP
Battery OCP deglitch time
30
µs
t
REC_SC
Recovery time, BAT Short Circuit during
Discharge Mode
250
ms
t
RETRY_SC
Retry window for PMID or BAT short
circuit recovery
2
s
t
DGL_SHT
DWN
Deglitch time, Thermal shutdown
T
J
rising above T
SHUTDOWN
10
µs
I2C INTERFACE
t
WATCHDO
G
I
2
C interface reset timer for host
When enabled
50
s
t
I2CRESET
I
2
C interface inactive reset timer
500
ms
INPUT PINS (/CE and /LP)
t
LP_EXIT_I
2C
Time for device to exit Low-power mode
and allow I
2
C communication
V
IN
= 0V.
1
ms
SLUSEC5 – DECEMBER 2020
12
Copyright © 2020 Texas Instruments Incorporated
Product Folder Links:
Summary of Contents for BQ25157
Page 107: ...D Max E Max 2 045 mm Min 1 645 mm Min 1 985 mm 1 585 mm...
Page 108: ......
Page 109: ......