Contents
©
PHYTEC Messtechnik GmbH 2010 L-750e_1
Index of Tables
Table 1:
Abbreviations and Acronyms used in this Manual .................... 2
Table 2:
X-Arc Bus Pin-out.................................................................... 17
Table 3:
Pin-out of the phyCARD-Connector X2.................................. 21
Table 4:
Jumper settings......................................................................... 26
Table 5:
Power Management Pins.......................................................... 31
Table 6:
Power States ............................................................................. 32
Table 7:
Power management jumpers J2 and J9 .................................... 33
Table 8:
Boot Modes of i.MX35 module ............................................... 35
Table 9:
Further Boot Configuration Pins.............................................. 36
Table 10:
Compatible NAND Flash devices............................................ 39
Table 11:
U6 EEPROM I²C address via J1, J3, and J4 ............................ 40
Table 12:
EEPROM write protection states via J16................................. 41
Table 13:
Location of SD/ MMC Card interface signals ......................... 42
Table 14:
Location of the UART signals ................................................. 45
Table 15:
Location of the USB-OTG signals........................................... 46
Table 16:
Location of the USB-Host signals ........................................... 47
Table 17:
Location of the Ethernet signals............................................... 48
Table 18:
Fast Ethernet controller memory map...................................... 49
Table 19:
I
2
C Interface Signal Location................................................... 50
Table 20:
SPI Interface Signal Location .................................................. 51
Table 21:
SSI Interface Signal Location .................................................. 52
Table 22:
Location of GPIO and IRQ pins .............................................. 53
Table 23:
JTAG connector X1 signal assignment.................................... 56
Table 24:
Display Interface Signal Location............................................ 57
Table 25:
Pixel mapping of 18-bit LVDS display interface .................... 58
Table 26:
Pixel mapping of 24-bit LVDS display interface .................... 59