phyCARD-M [PCA-A-M1-xxx]
1.1
Block Diagram
10
©
PHYTEC Messtechnik GmbH 2010 L-750e_1
Figure 1:
Block Diagram of the phyCARD-M
64 to
DDR2 SDRAM Bank I +
133MH
z32
bit
I
2
C1
DDR2 SDRAM
I
2
C-
EEPRO
M
4KByt
Ethernet
PHY
FEC
external 24MHz
532 MHz
Clock
Powe
Managemen
Reset-Logic
JTA
G
Memory
Management
Unit
Vector
floating
point Unit
i.MX3
5
VFP
MM
U
ARM1136JF-S
core
16k L1 D-cache
16k L1 I-cache
128k L2 cache
USB-OTG+ HS Phy
I
2
C3
D
24-BitLVDS-
Transmitter
CS
10-Bit LVDS-Deserializer
SSI
/
SPI
1
UART
SDIO
GPIO1_1, GPIO2_7 /
128MB to 1GB
NAND Flash
8 bit
EM
USB-Host Contr.
High-Speed
USB2-Host+ FS Phy
/RESET_IN_B;
/POR_B
GPIO (GPIO3_0)
GPIO (GPIO2_29 / 30)
IP
Boot_Mode 0 / 1
10/100 Mbit
Ethernet
JTAG Debug-/
Test Port
Power
VBat
+3V3
+3V3
Reset Input /
Reset
I
2
C Master
USB
Wake Up
Card-Edge
C
LVDS-Display
Interface
LVDS-Camera
Interface
p
h
y
C A R D -
C
o n n e c t o
High-S
USB Ho
peed
st
1
1
8
Power State
4
6
2
2
Boot
Configuration
2
+1V37
+1V
+2V77
+1V
2
6
6
6
4
7
3
4
AC97 /
Synchronous
SPI
UART
SD / MMC-Card
Interface
3 * GPIO / IRQ
10