
Errors
Page
Corrections
Page
- v -
P.8-42
P.8-43
to
P.8-44
P.8-48
P.8-49
P.8-49
P.8-50
P.8-56
P.8-57
P.8-58
P.8-59
-
P.8-42
P.8-43
to
P.8-44
P.8-48
P.8-49
P.8-49
P.8-50
P.8-56
P.8-57
P.8-58
P.8-59
P.8-73
to
P.8-74
____
(In figure 8-13-13 (a) and (b), the DK signal asserted by the low-
order side access was changed so as to be negated before the high-
order side access.)
____
(In figure 8-13-14 (a), (b) and figure 8-13-15 (a), (b), the DK signal
asserted by the low- order side access was changed so as to be
negated before the high-order side access. Moreover, the signal
____
____
name, CSn was changed to CS2. )
(Following sentence is added to 17th line.)
_____
The DK signal connected to the microcontroller should be input so
as to be asserted from point EA+DW onward, and is negated before
the next access.
____
(In figure 8-13-20, the DK signal was changed so as to be asserted
____
from point EA+DW onward. The DK signal asserted by the read
access was changed so as to be negated before the write access.)
____
(In figure 8-13-21, the DK signal was changed so as to be asserted
____
from point EA+DW onward. The DK signal asserted by the read
access was changed so as to be negated before the write access.
____
____
Moreover, the signal name, CSn was changed to CS2. )
____
(In figure 8-13-22, the DK signal asserted by the read access was
changed so as to be negated before the write access. Moreover,
____
____
the signal name, CSn was changed to CS2. )
(Following sentence is added to 23th line.)
_____
The DK signal connected to the microcontroller should be input so
as to be asserted from point EA+DW onward, and is negated before
the next access.
____
(In figure 8-13-27 (a) and (b), the DK signal asserted by the low-
order side access was changed so as to be negated before the high-
order side access. Moreover, the figure was changed to one in the
case that parameter values were EA=1 and DW=1.)
____
(In figure 8-13-28 (a) and (b), the DK signal was changed so as to
be asserted from point EA+DW onward.
____
The DK signal asserted by the low- order side access was changed
so as to be negated before the high-order side access. Moreover,
____
____
the signal name, CSn was changed to CS2. )
____
(In figure 8-13-29 (a) and (b), the DK signal asserted by the low-
order side access was changed so as to be negated before the high-
____
order side access. Moreover, the signal name, CSn was changed to
____
CS2. )
(Following two cautions are added.)
5. Interrupts are prohibited and the bus is locked (occupied by the
CPU) when executing BSET or BCLR, however, if a BSET or BCLR
instruction is executed during program execution in external memory,
a bus authority release due to an external bus request may be
interposed between the data read and data write by the BSET or
BCLR instruction.
If the atomic bus cycles (i.e. bus lock) of the BSET or BCLR
instruction need to be guaranteed in a system that uses multiple
processors, either of the following measures should be taken.
1. A program in which a BSET or BCLR instruction is executed
should be placed in internal memory.
_____
2. Designate the bus authority request pin (BR) as a general-purpose
_____
input port, and the bus authority release pin (BG) as a general-
purpose output port, for instance, so that bus requests cannot be
accepted during execution of a BSET or BCLR instruction.
Summary of Contents for MN103001G/F01K
Page 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Page 2: ......
Page 4: ......
Page 6: ......
Page 8: ......
Page 9: ...Table of Contents List of Figures and Tables 0 ...
Page 26: ...xviii ...
Page 27: ...1 0 1 General Specifications ...
Page 35: ...2 CPU 2 ...
Page 57: ...3 Extension Instruction Specifications 3 ...
Page 96: ...Extension Instruction Specifications 3 40 ...
Page 97: ...4 Memory Modes 3 4 ...
Page 102: ...Memory Modes 4 6 ...
Page 103: ...5 Operating Mode 5 ...
Page 107: ...6 Clock Generator 6 13 ...
Page 111: ...7 Internal Memory 7 ...
Page 114: ...Internal Memory 7 4 ...
Page 115: ...8 Bus Controller BC 8 ...
Page 189: ...9 Interrupt Controller 9 ...
Page 220: ...Interrupt Controller 9 32 ...
Page 221: ...10 8 bit Timers 9 10 ...
Page 254: ...8 bit Timers 10 34 ...
Page 255: ...11 16 bit Timers 11 ...
Page 292: ...16 bit Timers 11 38 ...
Page 293: ...12 Watchdog Timer 11 12 ...
Page 302: ...Watchdog Timer 12 10 ...
Page 303: ...13 Serial Interface 13 ...
Page 354: ...Serial Interface 13 52 ...
Page 355: ...14 A D Converter 14 ...
Page 367: ...15 I O Ports 15 ...
Page 431: ...16 Internal Flash Memory 16 ...
Page 439: ...17 17 Ordering Mask ROM ...
Page 442: ...Ordering Mask ROM 17 4 ...
Page 443: ...Appendix ...