
iii
5. Operating Mode
5.1
Overview ........................................................................................................................ 5-2
5.2
Reset Mode .................................................................................................................... 5-3
5.3
Low Power Mode ........................................................................................................... 5-4
6. Clock Generator
6.1
Overview ........................................................................................................................ 6-2
6.2
Features .......................................................................................................................... 6-2
6.3
Block Diagram ............................................................................................................... 6-2
6.4
Description of Operation ................................................................................................ 6-3
6.4.1
Input Frequency Setting ................................................................................ 6-3
6.4.2
Internal Clock Supply ................................................................................... 6-3
7. Internal Memory
7.1
Overview ........................................................................................................................ 7-2
7.2
Features .......................................................................................................................... 7-2
7.3
Internal Memory Configuration ..................................................................................... 7-3
8. Bus Controller (BC)
8.1
Overview ........................................................................................................................ 8-2
8.2
Features .......................................................................................................................... 8-2
8.3
Bus Configuration .......................................................................................................... 8-3
8.4
Block Diagram ............................................................................................................... 8-3
8.5
Pin Functions ................................................................................................................. 8-5
8.6
Description of Registers ................................................................................................. 8-7
8.6.1
Memory Block 0 Control Register ................................................................ 8-8
8.6.2
Memory Block 1 Control Register .............................................................. 8-10
8.6.3
Memory Block 2 Control Register .............................................................. 8-14
8.6.4
Memory Block 3 Control Register .............................................................. 8-19
8.6.5
DRAM control register ............................................................................... 8-22
8.6.6
Refresh count register ................................................................................. 8-23
8.6.7
Page Row Address Register ........................................................................ 8-24
8.6.8
Clock Control Register ............................................................................... 8-24
8.7
Space Partitioning ........................................................................................................ 8-26
8.8
Operation Clocks ......................................................................................................... 8-28
8.9
Mode Settings .............................................................................................................. 8-28
8.10
Bus Cycle ..................................................................................................................... 8-29
8.11
Store Buffer .................................................................................................................. 8-30
8.12
Accessing the Internal I/O Space ................................................................................. 8-31
8.13
External Memory Space Access
(Non-DRAM Spaces) .................................................................................... 8-32
8.13.1
16-bit Bus with Fixed Wait States, in Synchronous Mode
and in Address/Data Separate Mode ........................................................... 8-33
Summary of Contents for MN103001G/F01K
Page 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Page 2: ......
Page 4: ......
Page 6: ......
Page 8: ......
Page 9: ...Table of Contents List of Figures and Tables 0 ...
Page 26: ...xviii ...
Page 27: ...1 0 1 General Specifications ...
Page 35: ...2 CPU 2 ...
Page 57: ...3 Extension Instruction Specifications 3 ...
Page 96: ...Extension Instruction Specifications 3 40 ...
Page 97: ...4 Memory Modes 3 4 ...
Page 102: ...Memory Modes 4 6 ...
Page 103: ...5 Operating Mode 5 ...
Page 107: ...6 Clock Generator 6 13 ...
Page 111: ...7 Internal Memory 7 ...
Page 114: ...Internal Memory 7 4 ...
Page 115: ...8 Bus Controller BC 8 ...
Page 189: ...9 Interrupt Controller 9 ...
Page 220: ...Interrupt Controller 9 32 ...
Page 221: ...10 8 bit Timers 9 10 ...
Page 254: ...8 bit Timers 10 34 ...
Page 255: ...11 16 bit Timers 11 ...
Page 292: ...16 bit Timers 11 38 ...
Page 293: ...12 Watchdog Timer 11 12 ...
Page 302: ...Watchdog Timer 12 10 ...
Page 303: ...13 Serial Interface 13 ...
Page 354: ...Serial Interface 13 52 ...
Page 355: ...14 A D Converter 14 ...
Page 367: ...15 I O Ports 15 ...
Page 431: ...16 Internal Flash Memory 16 ...
Page 439: ...17 17 Ordering Mask ROM ...
Page 442: ...Ordering Mask ROM 17 4 ...
Page 443: ...Appendix ...