
Interrupt Controller
9-14
Group 6 interrupt control register
Register symbol: G6ICR
Address:
x'34000118
Purpose:
This register is used to enable group 6 interrupts, and to confirm interrupt requests and detection.
Bit No.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit
-
G6
G6
G6
-
T13
T12
T11
-
T13
T12
T11
-
T13
T12
T11
name
LV2
LV1
LV0
IE
IE
IE
IR
IR
IR
ID
ID
ID
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Access
R
R/W
R/W
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
R
R/W
R/W
R/W
Bit No.
Bit name
Description
0
T11ID
Timer 11 underflow interrupt detection flag
0: No interrupt detected
1: Interrupt detected
1
T12ID
Timer 12 underflow interrupt detection flag
0: No interrupt detected
1: Interrupt detected
2
T13ID
Timer 13 underflow interrupt detection flag
0: No interrupt detected
1: Interrupt detected
3
—
"0" is returned when this bit is read.
4
T11IR
Timer 11 underflow interrupt request flag
0: No interrupt request
1: Interrupt request
5
T12IR
Timer 12 underflow interrupt request flag
0: No interrupt request
1: Interrupt request
6
T13IR
Timer 13 underflow interrupt request flag
0: No interrupt request
1: Interrupt request
7
—
"0" is returned when this bit is read.
8
T11IE
Timer 11 underflow interrupt enable flag
0: Disabled
1: Enabled
9
T12IE
Timer 12 underflow interrupt enable flag
0: Disabled
1: Enabled
10
T13IE
Timer 13 underflow interrupt enable flag
0: Disabled
1: Enabled
11
—
"0" is returned when this bit is read.
12
G6LV0
Group 6 interrupt priority level register (LSB)
13
G6LV1
Group 6 interrupt priority level register
14
G6LV2
Group 6 interrupt priority level register (MSB)
Set a level from 6 to 0.
15
—
"0" is returned when this bit is read.
Summary of Contents for MN103001G/F01K
Page 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Page 2: ......
Page 4: ......
Page 6: ......
Page 8: ......
Page 9: ...Table of Contents List of Figures and Tables 0 ...
Page 26: ...xviii ...
Page 27: ...1 0 1 General Specifications ...
Page 35: ...2 CPU 2 ...
Page 57: ...3 Extension Instruction Specifications 3 ...
Page 96: ...Extension Instruction Specifications 3 40 ...
Page 97: ...4 Memory Modes 3 4 ...
Page 102: ...Memory Modes 4 6 ...
Page 103: ...5 Operating Mode 5 ...
Page 107: ...6 Clock Generator 6 13 ...
Page 111: ...7 Internal Memory 7 ...
Page 114: ...Internal Memory 7 4 ...
Page 115: ...8 Bus Controller BC 8 ...
Page 189: ...9 Interrupt Controller 9 ...
Page 220: ...Interrupt Controller 9 32 ...
Page 221: ...10 8 bit Timers 9 10 ...
Page 254: ...8 bit Timers 10 34 ...
Page 255: ...11 16 bit Timers 11 ...
Page 292: ...16 bit Timers 11 38 ...
Page 293: ...12 Watchdog Timer 11 12 ...
Page 302: ...Watchdog Timer 12 10 ...
Page 303: ...13 Serial Interface 13 ...
Page 354: ...Serial Interface 13 52 ...
Page 355: ...14 A D Converter 14 ...
Page 367: ...15 I O Ports 15 ...
Page 431: ...16 Internal Flash Memory 16 ...
Page 439: ...17 17 Ordering Mask ROM ...
Page 442: ...Ordering Mask ROM 17 4 ...
Page 443: ...Appendix ...