
ix
Fig. 8-7-1
Address Format When Accessing External Memory .............................................. 8-26
Fig. 8-7-2
Space Partitioning .................................................................................................... 8-27
Fig. 8-12-1
Internal I/O Space Access ....................................................................................... 8-31
Fig. 8-13-1
Access Timing on a 16-bit Bus with Fixed Wait States,
in Synchronous Mode and in Address/Data Separate Mode
(MCLK = SYSCLK multiplied by 4) ...................................................................... 8-33
Fig. 8-13-2
Access Timing on a 16-bit Bus with Fixed Wait States, in Synchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK multiplied by 2) .................. 8-34
Fig. 8-13-3
Access Timing on a 16-bit Bus with Fixed Wait States, in Synchronous
Mode and in Address/Data Separate Mode (MCLK = SYSCLK) .......................... 8-34
Fig. 8-13-4
Access Timing on a 16-bit Bus with Handshaking, in Synchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK multiplied by 4) .................. 8-35
Fig. 8-13-5
Access Timing on a 16-bit Bus with Handshaking, in Synchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK multiplied by 2) .................. 8-36
Fig. 8-13-6
Access Timing on a 16-bit Bus with Handshaking, in Synchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK) ........................................... 8-36
Fig. 8-13-7
Access Timing on a 16-bit Bus in Asynchronous Mode and in
Address/Data Separate Mode (MCLK = SYSCLK multiplied by 4) ...................... 8-37
Fig. 8-13-8
Access Timing on a 16-bit Bus in Asynchronous Mode and in
Address/Data Separate Mode (MCLK = SYSCLK multiplied by 2) ...................... 8-38
Fig. 8-13-9
Access Timing on a 16-bit Bus in Asynchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK) ........................................... 8-38
Fig. 8-13-10 Access Timing on a 8-bit Bus with Fixed Wait States, in Synchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK multiplied by 4) .................. 8-39
Fig. 8-13-11 Access Timing on a 8-bit Bus with Fixed Wait States, in Synchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK multiplied by 2) .................. 8-40
Fig. 8-13-12 Access Timing on a 8-bit Bus with Fixed Wait States, in Synchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK) ........................................... 8-40
Fig. 8-13-13 Access Timing on a 8-bit Bus with Handshaking, in Synchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK multiplied by 4) .................. 8-42
Fig. 8-13-14 Access Timing on a 8-bit Bus with Handshaking, in Synchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK multiplied by 2) .................. 8-43
Fig. 8-13-15 Access Timing on a 8-bit Bus with Handshaking, in Synchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK) ........................................... 8-44
Fig. 8-13-16 Access Timing on a 8-bit Bus in Asynchronous Mode and
in Address/Data Separate Mode (MCLK = SYSCLK multiplied by 4) .................. 8-45
Fig. 8-13-17 Access Timing on a 16-bit Bus with Fixed Wait States, in Synchronous Mode and
in Address/Data Multiplex Mode (MCLK = SYSCLK multiplied by 4) ................ 8-46
Fig. 8-13-18 Access Timing on a 16-bit Bus with Fixed Wait States, in Synchronous Mode and
in Address/Data Multiplex Mode (MCLK = SYSCLK multiplied by 2) ................ 8-47
Fig. 8-13-19 Access Timing on a 16-bit Bus with Fixed Wait States, in Synchronous Mode and
in Address/Data Multiplex Mode (MCLK = SYSCLK) ......................................... 8-47
Fig. 8-13-20 Access Timing on a 16-bit Bus with Handshaking, in Synchronous Mode and
in Address/Data Multiplex Mode (MCLK = SYSCLK multiplied by 4) ................ 8-49
Summary of Contents for MN103001G/F01K
Page 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Page 2: ......
Page 4: ......
Page 6: ......
Page 8: ......
Page 9: ...Table of Contents List of Figures and Tables 0 ...
Page 26: ...xviii ...
Page 27: ...1 0 1 General Specifications ...
Page 35: ...2 CPU 2 ...
Page 57: ...3 Extension Instruction Specifications 3 ...
Page 96: ...Extension Instruction Specifications 3 40 ...
Page 97: ...4 Memory Modes 3 4 ...
Page 102: ...Memory Modes 4 6 ...
Page 103: ...5 Operating Mode 5 ...
Page 107: ...6 Clock Generator 6 13 ...
Page 111: ...7 Internal Memory 7 ...
Page 114: ...Internal Memory 7 4 ...
Page 115: ...8 Bus Controller BC 8 ...
Page 189: ...9 Interrupt Controller 9 ...
Page 220: ...Interrupt Controller 9 32 ...
Page 221: ...10 8 bit Timers 9 10 ...
Page 254: ...8 bit Timers 10 34 ...
Page 255: ...11 16 bit Timers 11 ...
Page 292: ...16 bit Timers 11 38 ...
Page 293: ...12 Watchdog Timer 11 12 ...
Page 302: ...Watchdog Timer 12 10 ...
Page 303: ...13 Serial Interface 13 ...
Page 354: ...Serial Interface 13 52 ...
Page 355: ...14 A D Converter 14 ...
Page 367: ...15 I O Ports 15 ...
Page 431: ...16 Internal Flash Memory 16 ...
Page 439: ...17 17 Ordering Mask ROM ...
Page 442: ...Ordering Mask ROM 17 4 ...
Page 443: ...Appendix ...