
Serial Interface
13-18
■
When a reception error is generated
•
Transfer in UART mode with 8-bit data length, parity on, and 1 stop bit
Fig. 13-2-13 Timing Chart (10)
When "reception end" is set as the reception interrupt source, an interrupt request is generated when reception ends,
regardless of whether or not an error occurred.
When "reception end with error" is set as the reception interrupt source, an interrupt request is generated when
reception ends with an error having occurred. (An interrupt request is not generated at the moment that the error
occurred.)
An overrun error is generated when reception of the next data is completed before previously received data is read
from the SC0RXB. In this event, the previously received data is lost. The overrun error indicator flag (SC0OEF)
is updated at the moment the final data bit is received.
A parity error is generated when 0-fixed parity is set and a "1" is received, when 1-fixed parity is set and a "0" is
received, when even parity is set and an odd number of ones is received, or when odd parity is set and an even
number of ones is received. The parity error indicator flag (SC0PEF) is updated at the moment the parity bit are
received.
A framing error is generated when "0" was received for the stop bit. The framing error indicator flag (SC0FEF) is
updated at the moment the stop bit is received.
bp1
bp2
bp3
bp4
bp5
bp6
bp7
PTY
bp0
ST
SP
“H”
SC0RXF flag
SBI pin
SC0RBF flag
SC0OEF flag
SC0PEF flag
SC0FEF flag
Interrupt request
Summary of Contents for MN103001G/F01K
Page 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Page 2: ......
Page 4: ......
Page 6: ......
Page 8: ......
Page 9: ...Table of Contents List of Figures and Tables 0 ...
Page 26: ...xviii ...
Page 27: ...1 0 1 General Specifications ...
Page 35: ...2 CPU 2 ...
Page 57: ...3 Extension Instruction Specifications 3 ...
Page 96: ...Extension Instruction Specifications 3 40 ...
Page 97: ...4 Memory Modes 3 4 ...
Page 102: ...Memory Modes 4 6 ...
Page 103: ...5 Operating Mode 5 ...
Page 107: ...6 Clock Generator 6 13 ...
Page 111: ...7 Internal Memory 7 ...
Page 114: ...Internal Memory 7 4 ...
Page 115: ...8 Bus Controller BC 8 ...
Page 189: ...9 Interrupt Controller 9 ...
Page 220: ...Interrupt Controller 9 32 ...
Page 221: ...10 8 bit Timers 9 10 ...
Page 254: ...8 bit Timers 10 34 ...
Page 255: ...11 16 bit Timers 11 ...
Page 292: ...16 bit Timers 11 38 ...
Page 293: ...12 Watchdog Timer 11 12 ...
Page 302: ...Watchdog Timer 12 10 ...
Page 303: ...13 Serial Interface 13 ...
Page 354: ...Serial Interface 13 52 ...
Page 355: ...14 A D Converter 14 ...
Page 367: ...15 I O Ports 15 ...
Page 431: ...16 Internal Flash Memory 16 ...
Page 439: ...17 17 Ordering Mask ROM ...
Page 442: ...Ordering Mask ROM 17 4 ...
Page 443: ...Appendix ...