
xiii
Fig. 14-5-2
External Trigger Input Conversion Example
(for Channels 0 to 2, One Time Each) ..................................................................... 14-8
Fig. 14-5-3
External Trigger Input Conversion Example .......................................................... 14-9
Fig. 14-5-4
External Trigger Input Conversion Example
(for Channels 0 to 2, Continuous Conversion) ...................................................... 14-10
Fig. 14-5-5
Conversion Timing When Using Two Sampling Cycles ...................................... 14-11
Fig. 14-5-6
Conversion Timing When Using Four Sampling Cycles ...................................... 14-11
Fig. 14-5-7
Example of Conversion by Switching to
External Trigger Mode (Single Conversion) ......................................................... 14-12
Fig. 14-5-8
Example of Conversion by Switching to
External Trigger Mode (Continuous Conversion) ................................................. 14-12
15. I/O Ports
Fig. 15-2-1
Port 0 Block Diagram (P02) .................................................................................... 15-6
Fig. 15-2-2
Port 0 Block Diagram (P01, P00) ............................................................................ 15-7
Fig. 15-3-1
Port 1 Block Diagram (P17 to P12)....................................................................... 15-10
Fig. 15-3-2
Port 1 Block Diagram (P11, and P10) ................................................................... 15-11
Fig. 15-4-1
Port 2 Block Diagram (P27 to P20)....................................................................... 15-15
Fig. 15-5-1
Port 3 Block Diagram (P30) .................................................................................. 15-19
Fig. 15-6-1
Port 4 Block Diagram (P45 and P43) .................................................................... 15-22
Fig. 15-6-2
Port 4 Block Diagram (P44) .................................................................................. 15-23
Fig. 15-6-3
Port 4 Block Diagram (P42, P40) .......................................................................... 15-24
Fig. 15-6-4
Port 4 Block Diagram (P41) .................................................................................. 15-24
Fig. 15-7-1
Port 5 Block Diagram (P55) .................................................................................. 15-29
Fig. 15-7-2
Port 5 Block Diagram (P54) .................................................................................. 15-30
Fig. 15-7-3
Port 5 Block Diagram (P53) .................................................................................. 15-31
Fig. 15-7-4
Port 5 Block Diagram (P52, P50) .......................................................................... 15-32
Fig. 15-7-5
Port 5 Block Diagram (P51) .................................................................................. 15-33
Fig. 15-8-1
Port 6 Block Diagram (P63 to P60)....................................................................... 15-38
Fig. 15-9-1
Port 7 Block Diagram (P73) .................................................................................. 15-41
Fig. 15-9-2
Port 7 Block Diagram (P72 to P70)....................................................................... 15-41
Fig. 15-10-1 Port 8 Block Diagram (P83 to P80)....................................................................... 15-45
Fig. 15-11-1 Port 9 Block Diagram (P97) .................................................................................. 15-48
Fig. 15-11-2 Port 9 Block Diagram (P96) .................................................................................. 15-48
Fig. 15-11-3 Port 9 Block Diagram (P95, P91, P90) ................................................................. 15-49
Fig. 15-11-4 Port 9 Block Diagram (P94, P93, P92) ................................................................. 15-49
Fig. 15-12-1 Port A Block Diagram (PA7 to PA0) .................................................................... 15-53
Fig 15-13-1
Port B Block Diagram (PB7 to PB0)..................................................................... 15-57
Fig 15-14-1
Port C Block Diagram (PC3 to PC0)..................................................................... 15-61
16. Internal Flash Memory
Fig. 16-3-1
Flash Memory Block Diagram ................................................................................ 16-2
Fig. 16-5-1
MN1030F01K Pin Assignments in Flash Memory Mode ....................................... 16-4
Fig. 16-5-2
Flash Memory Erasure Blocks ................................................................................ 16-7
Summary of Contents for MN103001G/F01K
Page 1: ...MICROCOMPUTER MN1030 MN103001G F01K LSI User s Manual Pub No 23101 050E ...
Page 2: ......
Page 4: ......
Page 6: ......
Page 8: ......
Page 9: ...Table of Contents List of Figures and Tables 0 ...
Page 26: ...xviii ...
Page 27: ...1 0 1 General Specifications ...
Page 35: ...2 CPU 2 ...
Page 57: ...3 Extension Instruction Specifications 3 ...
Page 96: ...Extension Instruction Specifications 3 40 ...
Page 97: ...4 Memory Modes 3 4 ...
Page 102: ...Memory Modes 4 6 ...
Page 103: ...5 Operating Mode 5 ...
Page 107: ...6 Clock Generator 6 13 ...
Page 111: ...7 Internal Memory 7 ...
Page 114: ...Internal Memory 7 4 ...
Page 115: ...8 Bus Controller BC 8 ...
Page 189: ...9 Interrupt Controller 9 ...
Page 220: ...Interrupt Controller 9 32 ...
Page 221: ...10 8 bit Timers 9 10 ...
Page 254: ...8 bit Timers 10 34 ...
Page 255: ...11 16 bit Timers 11 ...
Page 292: ...16 bit Timers 11 38 ...
Page 293: ...12 Watchdog Timer 11 12 ...
Page 302: ...Watchdog Timer 12 10 ...
Page 303: ...13 Serial Interface 13 ...
Page 354: ...Serial Interface 13 52 ...
Page 355: ...14 A D Converter 14 ...
Page 367: ...15 I O Ports 15 ...
Page 431: ...16 Internal Flash Memory 16 ...
Page 439: ...17 17 Ordering Mask ROM ...
Page 442: ...Ordering Mask ROM 17 4 ...
Page 443: ...Appendix ...