
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
469 of 487
NXP Semiconductors
UM10800
Chapter 35: Supplementary information
Table 51. Start logic 1 interrupt wake-up enable register
Table 52. Deep-sleep configuration register
Table 53. Wake-up configuration register (PDAWAKECFG,
address 0x4004 8234) bit description . . . . . . .52
Table 54. Power configuration register (PDRUNCFG,
address 0x4004 8238) bit description . . . . . . .53
Table 55. Device ID register (DEVICE_ID, address 0x4004
83F8) bit description . . . . . . . . . . . . . . . . . . . . .54
Table 56. PLL frequency parameters . . . . . . . . . . . . . . . .58
Table 57. PLL configuration examples . . . . . . . . . . . . . . .59
Table 58. System control register (SCR, address 0xE000
ED10) bit description . . . . . . . . . . . . . . . . . . . .62
0000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .65
Table 61. Power control register (PCON, address 0x4002
0000) bit description . . . . . . . . . . . . . . . . . . . .66
Table 62. General purpose registers 0 to 3 (GPREG[0:3],
Table 63. Deep power down control register (DPDCTRL,
address 0x4002 0014) bit description . . . . . . .67
Table 64. Peripheral configuration in reduced power modes
Table 65. Movable functions (assign to pins PIO0_0 to
PIO0_28 through switch matrix) . . . . . . . . . . . .79
Table 66. Register overview: Switch matrix (base address
0x4000 C000) . . . . . . . . . . . . . . . . . . . . . . . . .81
Table 67. Pin assign register 0 (PINASSIGN0, address
0x4000 C000) bit description . . . . . . . . . . . . . .82
Table 68. Pin assign register 1 (PINASSIGN1, address
0x4000 C004) bit description . . . . . . . . . . . . . .82
Table 69. Pin assign register 2 (PINASSIGN2, address
0x4000 C008) bit description . . . . . . . . . . . . . .83
Table 70. Pin assign register 3 (PINASSIGN3, address
0x4000 C00C) bit description . . . . . . . . . . . . . .83
Table 71. Pin assign register 4 (PINASSIGN4, address
0x4000 C010) bit description . . . . . . . . . . . . . .83
Table 72. Pin assign register 5 (PINASSIGN5, address
0x4000 C014) bit description . . . . . . . . . . . . . .84
Table 73. Pin assign register 6 (PINASSIGN6, address
0x4000 C018) bit description . . . . . . . . . . . . . .84
Table 74. Pin assign register 7 (PINASSIGN7, address
0x4000 C01C) bit description . . . . . . . . . . . . . .85
Table 75. Pin assign register 8 (PINASSIGN8, address
0x4000 C020) bit description . . . . . . . . . . . . . .85
Table 76. Pin assign register 9 (PINASSIGN9, address
0x4000 C024) bit description . . . . . . . . . . . . . .85
Table 77. Pin assign register 10 (PINASSIGN10, address
0x4000 C028) bit description . . . . . . . . . . . . . .86
Table 78. Pin assign register 11 (PINASSIGN11, address
0x4000 C02C) bit description . . . . . . . . . . . . . .86
Table 79. Pin enable register 0 (PINENABLE0, address
0x4000 C1C0) bit description . . . . . . . . . . . . . .87
Table 80. Pinout summary . . . . . . . . . . . . . . . . . . . . . . . . 89
Table 81. Register overview: I/O configuration (base
address 0x4004 4000) . . . . . . . . . . . . . . . . . . . 92
Table 82. I/O configuration registers ordered by pin name .
Table 83. PIO0_17 register (PIO0_17, address 0x4004
4000) bit description. . . . . . . . . . . . . . . . . . . . . 94
Table 84. PIO0_13 register (PIO0_13, address 0x4004
4004) bit description . . . . . . . . . . . . . . . . . . . . 95
Table 85. PIO0_12 register (PIO0_12, address 0x4004
4008) bit description . . . . . . . . . . . . . . . . . . . . 96
Table 86. PIO0_5 register (PIO0_5, address 0x4004 400C)
bit description . . . . . . . . . . . . . . . . . . . . . . . . . 97
Table 87. PIO0_4 register (PIO0_4, address 0x4004 4010)
bit description . . . . . . . . . . . . . . . . . . . . . . . . . 98
Table 88. PIO0_3 register (PIO0_3, address 0x4004 4014)
bit description . . . . . . . . . . . . . . . . . . . . . . . . . 99
Table 89. PIO0_2 register (PIO0_2, address 0x4004 4018)
bit description . . . . . . . . . . . . . . . . . . . . . . . . 101
Table 90. PIO0_11 register (PIO0_11, address 0x4004
401C) bit description . . . . . . . . . . . . . . . . . . . 102
Table 91. PIO0_10 register (PIO0_10, address 0x4004
4020) bit description . . . . . . . . . . . . . . . . . . . 103
Table 92. PIO0_16 register (PIO0_16, address 0x4004
4024) bit description . . . . . . . . . . . . . . . . . . . 104
Table 93. PIO0_15 register (PIO0_15, address 0x4004
4028) bit description . . . . . . . . . . . . . . . . . . . 105
Table 94. PIO0_1 register (PIO0_1, address 0x4004 402C)
bit description . . . . . . . . . . . . . . . . . . . . . . . . 106
Table 95. PIO0_9 register (PIO0_9, address 0x4004 4034)
bit description . . . . . . . . . . . . . . . . . . . . . . . . 107
Table 96. PIO0_8 register (PIO0_8, address 0x4004 4038)
bit description . . . . . . . . . . . . . . . . . . . . . . . . 108
Table 97. PIO0_7 register (PIO0_7, address 0x4004 403C)
bit description . . . . . . . . . . . . . . . . . . . . . . . . 109
Table 98. PIO0_6 register (PIO0_6, address 0x4004 4040)
bit description . . . . . . . . . . . . . . . . . . . . . . . . 110
Table 99. PIO0_0 register (PIO0_0, address 0x4004 4044)
bit description . . . . . . . . . . . . . . . . . . . . . . . . 111
Table 100. PIO0_14 register (PIO0_14, address 0x4004
4048) bit description . . . . . . . . . . . . . . . . . . . 112
Table 101. PIO0_28 register (PIO0_28, address 0x4004
4050) bit description . . . . . . . . . . . . . . . . . . . 113
Table 102. PIO0_27 register (PIO0_27, address 0x4004
4054) bit description . . . . . . . . . . . . . . . . . . . 114
Table 103. PIO0_26 register (PIO0_26, address 0x4004
4058) bit description . . . . . . . . . . . . . . . . . . . 115
Table 104. PIO0_25 register (PIO0_25, address 0x4004
405C) bit description . . . . . . . . . . . . . . . . . . . 116
Table 105. PIO0_24 register (PIO0_24, address 0x4004
4060) bit description . . . . . . . . . . . . . . . . . . . 117
Table 106. PIO0_23 register (PIO0_23, address 0x4004
4064) bit description . . . . . . . . . . . . . . . . . . . 118
Table 107. PIO0_22 register (PIO0_22, address 0x4004
4068) bit description . . . . . . . . . . . . . . . . . . . 119
Table 108. PIO0_21 register (PIO0_21, address 0x4004
406C) bit description . . . . . . . . . . . . . . . . . . . 120