
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
93 of 487
NXP Semiconductors
UM10800
Chapter 8: LPC82x I/O configuration (IOCON)
PIO0_14
R/W
0x048
I/O configuration for pin PIO0_14/
ACMP_I3/ADC_2
0x0000 0090
-
-
0x04C
Reserved.
-
-
PIO0_28
R/W
0x050
I/O configuration for pin PIO0_28
0x0000 0090
PIO0_27
R/W
0x054
I/O configuration for pin PIO0_27
0x0000 0090
PIO0_26
R/W
0x058
I/O configuration for pin PIO0_26
0x0000 0090
PIO0_25
R/W
0x05C
I/O configuration for pin PIO0_25
0x0000 0090
PIO0_24
R/W
0x060
I/O configuration for pin PIO0_24
0x0000 0090
PIO0_23
R/W
0x064
I/O configuration for pin
PIO0_23/ADC_3/ACMP_I4
0x0000 0090
PIO0_22
R/W
0x068
I/O configuration for pin
PIO0_22/ADC_4
0x0000 0090
PIO0_21
R/W
0x06C
I/O configuration for pin
PIO0_21/ADC_5
0x0000 0090
PIO0_20
R/W
0x070
I/O configuration for pin
PIO0_20/ADC_6
0x0000 0090
PIO0_19
R/W
0x074
I/O configuration for pin
PIO0_19/ADC_7
0x0000 0090
PIO0_18
R/W
0x078
I/O configuration for pin
PIO0_18/ADC_8
0x0000 0090
Table 81.
Register overview: I/O configuration (base address 0x4004 4000)
Name
Access
Address
offset
Description
Reset value
Reference
Table 82.
I/O configuration registers ordered by pin name
Name
Address
offset
True
open-drain
Digital
filter
High-drive
output
Reference
PIO0_0
0x044
no
yes
yes
no
PIO0_1
0x02C
no
yes
yes
no
PIO0_2
0x018
no
no
yes
yes
PIO0_3
0x014
no
no
yes
yes
PIO0_4
0x010
no
yes
yes
no
PIO0_5
0x00C
no
no
yes
no
PIO0_6
0x040
no
yes
yes
no
PIO0_7
0x03C
no
yes
yes
no
PIO0_8
0x038
no
yes
yes
no
PIO0_9
0x034
no
yes
yes
no
PIO0_10
0x020
yes
no
yes
no
PIO0_11
0x01C
yes
no
yes
no
PIO0_12
0x008
no
no
yes
yes
PIO0_13
0x004
no
yes
yes
no
PIO0_14
0x048
no
yes
yes
no
PIO0_15
0x028
no
no
yes
no
PIO0_16
0x024
no
no
yes
yes
PIO0_17
0x000
no
yes
yes
no