
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
19 of 487
NXP Semiconductors
UM10800
Chapter 4: LPC82x Nested Vectored Interrupt Controller (NVIC)
4.4.1 Interrupt Set Enable Register 0 register
The ISER0 register allows to enable peripheral interrupts or to read the enabled state of
those interrupts. Disable interrupts through the ICER0 (
The bit description is as follows for all bits in this register:
Write —
Writing 0 has no effect, writing 1 enables the interrupt.
Read —
0 indicates that the interrupt is disabled, 1 indicates that the interrupt is enabled.
Table 7.
Interrupt Set Enable Register 0 register (ISER0, address 0xE000 E100) bit
description
Bit
Symbol
Description
Reset value
0
ISE_SPI0
Interrupt enable.
0
1
ISE_SPI1
Interrupt enable.
0
2
-
Reserved.
-
3
ISE_UART0
Interrupt enable.
0
4
ISE_UART1
Interrupt enable.
0
5
ISE_UART2
Interrupt enable.
0
6
-
Reserved.
-
7
ISE_I2C1
Interrupt enable.
0
8
ISE_I2C0
Interrupt enable.
0
9
ISE_SCT
Interrupt enable.
0
10
ISE_MRT
Interrupt enable.
0
11
ISE_CMP
Interrupt enable.
0
12
ISE_WDT
Interrupt enable.
0
13
ISE_BOD
Interrupt enable.
0
14
ISE_FLASH
Interrupt enable.
0
15
ISE_WKT
Interrupt enable.
0
16
ISE_ADC_SEQA
Interrupt enable.
0
17
ISE_ADC_SEQB
Interrupt enable.
0
18
ISE_ADC_THCMP
Interrupt enable.
0
19
ISE_ADC_OVR
Interrupt enable.
0
20
ISE_SDMA
Interrupt enable.
0
21
ISE_I2C2
Interrupt enable.
0
22
ISE_I2C3
Interrupt enable.
0
23
-
Reserved.
-
24
ISE_PININT0
Interrupt enable.
0
25
ISE_PININT1
Interrupt enable.
0
26
ISE_PININT2
Interrupt enable.
0
27
ISE_PININT3
Interrupt enable.
0
28
ISE_PININT4
Interrupt enable.
0
29
ISE_PININT5
Interrupt enable.
0
30
ISE_PININT6
Interrupt enable.
0
31
ISE_PININT7
Interrupt enable.
0