
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
42 of 487
NXP Semiconductors
UM10800
Chapter 5: LPC82x System configuration (SYSCON)
7
SWM
Enables clock for switch matrix.
1
0
Disable
1
Enable
8
SCT
Enables clock for state configurable timer
SCTimer/PWM.
0
0
Disable
1
Enable
9
WKT
Enables clock for self-wake-up timer.
0
0
Disable
1
Enable
10
MRT
Enables clock for multi-rate timer.
0
Disable
1
Enable
11
SPI0
Enables clock for SPI0.
0
0
Disable
1
Enable
12
SPI1
Enables clock for SPI1.
0
Disable
1
Enable
13
CRC
Enables clock for CRC.
0
0
Disable
1
Enable
14
UART0
Enables clock for USART0.
0
0
Disable
1
Enable
15
UART1
Enables clock for USART1.
0
0
Disable
1
Enable
16
UART2
Enables clock for USART2.
0
0
Disable
1
Enable
17
WWDT
Enables clock for WWDT.
0
0
Disable
1
Enable
18
IOCON
Enables clock for IOCON block.
0
0
Disable
1
Enable
19
ACMP
Enables clock to analog comparator.
0
0
Disable
1
Enable
Table 35.
System clock control register (SYSAHBCLKCTRL, address 0x4004 8080) bit
description
…continued
Bit
Symbol
Value
Description
Reset
value