
UM10800
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2016. All rights reserved.
User manual
Rev. 1.2 — 5 October 2016
92 of 487
NXP Semiconductors
UM10800
Chapter 8: LPC82x I/O configuration (IOCON)
If the sensitivity to noise spikes must be minimized, select a slower PCLK and lower
sample mode.
Related registers and links:
8.5 Register description
Each port pin PIO0_m has one IOCON register assigned to control the pin’s function and
electrical characteristics.
Remark:
See
for the IOCON register map ordered by pin name.
Table 81.
Register overview: I/O configuration (base address 0x4004 4000)
Name
Access
Address
offset
Description
Reset value
Reference
PIO0_17
R/W
0x000
I/O configuration for pin
PIO0_17/ADC_9
0x0000 0090
PIO0_13
R/W
0x004
I/O configuration for pin
PIO0_13/ADC_10
0x0000 0090
PIO0_12
R/W
0x008
I/O configuration for pin PIO0_12
0x0000 0090
PIO0_5
R/W
0x00C
I/O configuration for pin PIO0_5/RESET 0x0000 0090
PIO0_4
R/W
0x010
I/O configuration for pin
PIO0_4/ADC_11/TRSTN/WAKEUP
0x0000 0090
PIO0_3
R/W
0x014
I/O configuration for pin
PIO0_3/SWCLK
0x0000 0090
PIO0_2
R/W
0x018
I/O configuration for pin PIO0_2/SWDIO 0x0000 0090
PIO0_11
R/W
0x01C
I/O configuration for pin PIO0_11. This
is the pin configuration for the true
open-drain pin.
0x0000 0080
PIO0_10
R/W
0x020
I/O configuration for pin PIO0_10. This
is the pin configuration for the true
open-drain pin.
0x0000 0080
PIO0_16
R/W
0x024
I/O configuration for pin PIO0_16
0x0000 0090
PIO0_15
R/W
0x028
I/O configuration for pin PIO0_15
0x0000 0090
PIO0_1
R/W
0x02C
I/O configuration for pin
PIO0_1/ACMP_I1/CLKIN
0x0000 0090
-
-
0x030
Reserved
-
-
PIO0_9
R/W
0x034
I/O configuration for pin
PIO0_9/XTALOUT
0x0000 0090
PIO0_8
R/W
0x038
I/O configuration for pin PIO0_8/XTALIN 0x0000 0090
PIO0_7
R/W
0x03C
I/O configuration for pin PIO0_7/ADC_0 0x0000 0090
PIO0_6
R/W
0x040
I/O configuration for pin PIO0_6/ADC_1/
VDDCMP
0x0000 0090
PIO0_0
R/W
0x044
I/O configuration for pin
PIO0_0/ACMP_I0
0x0000 0090