MS51
Nov. 28, 2019
Page
344
of 491
Rev 1.00
MS51
32K
SE
RIES
TE
CHNICAL RE
F
EREN
CE MA
N
UAL
PWM0CON1
– PWM Control 1
Register
SFR Address
Reset Value
PWM0CON1
DFH, Page 0
0000_0000 b
7
6
5
4
3
2
1
0
PWMMOD[1:0]
GP
PWMTYP
FBINEN
PWMDIV[2:0]
R/W
R/W
R/W
R/W
R/W
Bit
Name
Description
3
FBINEN
FB pin input enable
0 = PWM output Fault Braked by FB pin input Disabled.
1 = PWM output Fault Braked by FB pin input Enabled. Once an edge, which matches
FBINLS (PWM0FBD.6) selection, occurs on FB pin, PWM0 channel 0~5 output Fault
Brake data in PWM0FBD register and PWM6/7 remains their states. PWM0RUN
(PWM0CON0.7) will also be automatically cleared by hardware. The PWM output
resumes when PWM0RUN is set again.