CHAPTER 1 OVERVIEW OF EACH PRODUCT
Application Note U17121EJ1V1AN
27
(3) V850E/MA3
NMI
TOQ0 to TOQ3,
TOQT1 to TOQT3,
TOQB1 to TOQB3
ANI0 to ANI7
ANO0, ANO1
TCLR10, TIUD10, TCUD10
INTP10, INTP11
TO10
INTP000, INTP001, INTP004, INTP005
INTP010 to INTP013, INTP114, INTP115
INTP021, INTP022, INTP124 to INTP126
INTP130 to INTP134, INTP137, INTP050,
INTP051, INTP106, INTP107
INTC
TMENC
×
1 ch
TMD
×
4 ch
TMQ0
×
1 ch
TMP
×
3 ch
UARTA0/CSIB0
UARTA1/CSIB1
ADC
×
8 ch
DAC
×
2 ch
ROM
RAM
Note 2
CPU
32-bit
barrel shifter
PC
System
registers
General-
purpose
registers
(32 bits
×
32)
ALU
Multiplier
(32
×
32
→
64)
Ports
CG
DCU
System
controller
BCU
PSEL
CKSEL
X1
X2
CV
DD
CV
SS
RESET
MODE0, MODE1
V
DD
V
SS
EV
DD
EV
SS
TCK
TMS
TRST
TDO
TDI
TIQ, EVTQ, INTPQ0 to INTPQ3
EVTP0 to EVTP2, TIP0 to TIP2, INTPP00, INTPP01
INTPP10, INTPP11, INTPP20, INTPP21
TOP00, TOP01, TOP10,
TOP11, TOP20, TOP21
TXD2/SO2
RXD2/SI2
ASCK2/SCK2
UARTA2/CSIB2
ADTRG
TXD0/SO0
RXD0/SI0
ASCK0/SCK0
TXD1/SO1
RXD1/SI1
ASCK1/SCK1
AV
DD0
AV
SS
0
AV
DD1
AV
SS
1
Instruction
queue
MEMC
WAIT
HLDRQ
HLDAK
BUSCLK
A0 to A25
AD0 to AD15
CS0 to CS7
BCYST
RD
UWR, LWR/UBE, LBE
WR
ASTB
IORD
IOWR
SDCLK
SDCKE
SDRAS
SDCAS
WE
LDQM, UDQM
REFRQ
SRAM
ROM
DMAC
SDRAM
WDT
UARTA3/I
2
C
Note 3
TXD3/SDA
Note 3
RXD3/SCL
Note 3
DMARQ0 to DMARQ3
DMAAK0 to DMAAK3
TC0 to TC3
P00, P01, P04 to P07
P10 to P15
P20
P21, P22, P24 to P27
P30 to P34, P37
P40 to P45
P50, P51
P70 to P77
P80, P81
PAL0 to PAL15
PAH0 to PAH9
PDL0 to PDL15
PCS0 to PCS7
PCT0 to PCT7
PCM0 to PCM4
PCD0 to PCD3
PBD0 to PBD3
ROM
correction
Note 1
PLL
Notes 1.
µ
PD703131A, 703131AY, 703132A, 703132AY: 256 KB (mask ROM)
µ
PD703133A, 703133AY, 703134A, 703134AY: 512 KB (mask ROM)
µ
PD70F3134A, 70F3134AY:
512 KB (flash memory)
2.
µ
PD703131A, 703131AY, 703133A, 703133AY: 16 KB
µ
PD703132A, 703132AY, 703134A, 703134AY,
70F3134A, 70F3134AY:
32 KB
3. Available only in the
µ
PD703131AY, 703132AY, 703133AY, 703134AY, 703137AY, and 70F3134AY.