CHAPTER 4 CONFIGURATION EXAMPLES OF FPGA INTEGRATION
Application Note U17121EJ1V1AN
64
4.5.4 External connection diagram of PCI bus interface
PCI device
CLK
PCLK
PCI bus clock
PCI host bridge
PCI device 1
AD00 to AD31
CBE0 to CBE3
PCIRST
FRAME
IRDY
DEVSEL
TRDY
STOP
PAR
PERR
SERR
REQ1
GNT1
AD00 to AD31
IDSEL
Note
C/BE0# to C/BE3#
RST#
FRAME#
IRDY#
DEVSEL#
TRDY#
STOP#
PAR
PERR#
SERR#
REQ#
GNT#
CLK
AD00 to AD31
IDSEL
Note
C/BE0# to C/BE3#
RST#
FRAME#
IRDY#
DEVSEL#
TRDY#
STOP#
PAR
PERR#
SERR#
REQ#
GNT#
REQ2
GNT2
Note Connect one of the AD31 to AD11 signals to the IDSEL pin of each PCI device.