CHAPTER 4 CONFIGURATION EXAMPLES OF FPGA INTEGRATION
Application Note U17121EJ1V1AN
63
4.5.3 External connection diagram of external bus interface (example of connection with V850E/ME2)
VBRESETZ
System reset
FPGA
(PCI host bridge)
SDRAM1
SDRAM2
RA2 to RA14
RA24, RA25
RD0 to RD31
BENZ0 to BENZ3
WRZ
SDCKE
SDCS
SDRASZ
SDCASZ
SDCLK
RDZ
WAITZ
INT0
HLDRQZ
HLDAKZ
RESET
V850E/ME2
HLDAK
HLDRQ
INTPxxx
WAIT
RD
A0 to A22
A24, A25
D0 to D31
xxBE/xxDQM
WR/WE
SDCKE
CSx
SDRAS
SDCAS
BUSCLK
A0 to A12
BA0, BA1
DQ0 to DQ31
DQM0, DQM1
/WE
CKE
/CS
/RAS
/CAS
CLK
DQM2, DQM3
Remarks 1. This is an example using two SDRAMs of 4 M words
×
16 bits
×
4 banks (row address: 13 bits,
column address: 9 bits).
2. xx: LL, LU, UL, UU