CHAPTER 3 SPECIFICATIONS OF PCI HOST BRIDGE MACRO
Application Note U17121EJ1V1AN
52
(d) Data parity error
Timing type: Single read & write cycle data parity error
Figure 3-15. Data Parity Error
AD
DEVSEL#
TRDY#
PAR
FRAME#
STOP#
IRDY#
PCICLK
PERR#
H
(2) PCI bus slave cycle timing
The timing of access from the PCI device to SDRAM is shown below.
(a) Memory single read cycle
Timing type: Memory single read cycle
Figure 3-16. Single Read Cycle
AD
DEVSEL#
TRDY#
REQ#
FRAME#
STOP#
IRDY#
PCICLK
GNT#