CHAPTER 4 CPU ARCHITECTURE
User’s Manual U14826EJ5V0UD
48
Table 4-3. Special Function Registers
Number of Bits Manipulated Simultaneously
Address Special Function Register (SFR) Name
Symbol
R/W
1 Bit
8 Bits
16 Bits
After Reset
FF00H Port
0
P0
√
√
−
FF02H Port
2
P2
R/W
√
√
−
FF04H Port
4
P4
R
√
√
−
00H
FF10H
Bit sequential buffer 10 data register L BSFRL10
−
√
FF11H
Bit sequential buffer 10 data register H BSFRH10
W
−
√
√
Note 1
Undefined
FF20H
Port mode register 0
PM0
√
√
−
FF22H
Port mode register 2
PM2
√
√
−
FFH
FF42H
Timer clock selection register 2
TCL2
R/W
−
√
−
00H
FF50H
8-bit compare register 30
CR30
W
−
√
−
Undefined
FF51H
8-bit timer counter 30
TM30
R
−
√
−
FF52H
8-bit timer mode control register 30
TMC30
R/W
√
√
−
00H
FF53H
8-bit compare register 40
CR40
−
√
−
FF54H
8-bit compare register H40
CRH40
W
−
√
−
Undefined
FF55H
8-bit timer counter 40
TM40
R
−
√
−
FF56H
8-bit timer mode control register 40
TMC40
R/W
√
√
−
FF57H
Carrier generator output control
register 40
TCA40 W
−
√
−
FF60H
Bit sequential buffer output control
register 10
BSFC10
√
√
−
00H
FFD8H
EEPROM write control register 10
EEWC10
√
√
−
08H
FFDDH
Power-on-clear register 1
POCF1
√
√
−
00H
Note 2
FFDEH
Low-voltage detection register 1
LVIF1
√
√
−
FFDFH
Low-voltage detection level selection
register 1
LVIS1
√
√
−
FFE0H
Interrupt request flag register 0
IF0
√
√
−
00H
FFE4H
Interrupt mask flag register 0
MK0
√
√
−
FFH
FFF9H
Watchdog timer mode register
WDTM
√
√
−
00H
FFFAH
Oscillation stabilization time selection
register
Note 3
OSTS
−
√
−
04H
FFFBH
Processor clock control register
PCC
R/W
√
√
−
02H
Notes 1.
Specify address FF10H directly for 16-bit access.
2.
This value is 04H only after a power-on-clear reset.
3.
µ
PD789860 Subseries only