User’s Manual U14826EJ5V0UD
16
LIST OF FIGURES (2/4)
Figure No.
Title
Page
9-4
Format of 8-Bit Timer Mode Control Register 30.............................................................................................89
9-5
Format of 8-Bit Timer Mode Control Register 40.............................................................................................90
9-6
Format of Carrier Generator Output Control Register 40 ................................................................................91
9-7
Format of Port Mode Register 2 ......................................................................................................................92
9-8
Timing of Interval Timer Operation with 8-Bit Resolution (Basic Operation)....................................................95
9-9
Timing of Interval Timer Operation with 8-Bit Resolution (When CRn0 Is Cleared to 00H).............................95
9-10
Timing of Interval Timer Operation with 8-Bit Resolution (When CRn0 Is Set to FFH) ...................................96
9-11
Timing of Interval Timer Operation with 8-Bit Resolution (When CRn0 Changes from N to M (N
<
M))..........96
9-12
Timing of Interval Timer Operation with 8-Bit Resolution (When CRn0 Changes from N to M (N
>
M))..........97
9-13
Timing of Interval Timer Operation with 8-Bit Resolution (When Timer 40 Match Signal Is Selected for
Timer 30 Count Clock) ....................................................................................................................................98
9-14
Timing of Operation of External Event Counter with 8-Bit Resolution .............................................................99
9-15
Timing of Square-Wave Output with 8-Bit Resolution ...................................................................................101
9-16
Timing of Interval Timer Operation with 16-Bit Resolution ............................................................................104
9-17
Timing of External Event Counter Operation with 16-Bit Resolution .............................................................106
9-18
Timing of Square-Wave Output with 16-Bit Resolution .................................................................................108
9-19
Timing of Carrier Generator Operation (When CR40 = N, CRH40 = M (M
>
N))...........................................111
9-20
Timing of Carrier Generator Operation (When CR40 = N, CRH40 = M (M
<
N))...........................................112
9-21
Timing of Carrier Generator Operation (When CR40 = CRH40 = N) ............................................................113
9-22
PWM Output Mode Timing (Basic Operation) ...............................................................................................115
9-23
PWM Output Mode Timing (When CR40 and CRH40 Are Overwritten)........................................................115
9-24
Case of Error Occurrence of up to 1.5 Clocks...............................................................................................116
9-25
Counting Operation if Timer Is Started When TMI Is High ............................................................................117
9-26
Timing of Operation as External Event Counter (8-Bit Resolution) ...............................................................117
10-1 Block
Diagram
of Watchdog Timer................................................................................................................119
10-2
Format of Timer Clock Selection Register 2..................................................................................................120
10-3
Format of Watchdog Timer Mode Register ...................................................................................................121
11-1
Block Diagram of Power-on-Clear Circuit......................................................................................................125
11-2
Block Diagram of Low-Voltage Detection Circuit ...........................................................................................125
11-3
Format of Power-on-Clear Register 1 ...........................................................................................................126
11-4
Format of Low-Voltage Detection Register 1.................................................................................................127
11-5
Format of Low-Voltage Detection Level Selection Register 1 .......................................................................127
11-6
Timing of Internal Reset Signal Generation When POC Circuit Normally Operating.....................................128
11-7
Timing of Internal Reset Signal Generation When POC Circuit Normally Halted ..........................................129
11-8
Timing of Internal Reset Signal Generation in POC Switching Circuit...........................................................129