CHAPTER 9 8-BIT TIMERS 30 AND 40
User’s Manual U14826EJ5V0UD
85
Figure 9-1. Timer 30 Block Diagram
TCE30
TCL300
TCL301
8-bit timer mode control
register 30 (TMC30)
Selector
Decoder
8-bit compare
register 30 (CR30)
8-bit timer
counter 30 (TM30)
Selector
Internal reset signal
From Figure 9-2 (E)
Timer 40 match signal
(in cascade connection mode)
To Figure 9-2 (F)
Timer 30 match signal
(in cascade connection mode)
From Figure 9-2 (D)
Count operation start signal
(in cascade connection mode)
INTTM30
f
CLK
/2
6
f
CLK
/2
8
Timer 40 interrupt request signal
(From Figure 9-2 (B))
Carrier clock
(From Figure 9-2 (C))
Clear
Cascade connection
mode
Match
Internal bus
OVF
To Figure 9-2 (G)
Timer 30 match signal
(in carrier generator mode)
Bit 7 of TM40
(From Figure 9-2 (A))
TMD300
TMD301
TCL302
(A)
(B)
(C)
(D)
(E)
(F)
(G)
Selector
Selector
Remark
f
CLK
: f
X
or f
CC