![NEC mPD780065 Series Preliminary User'S Manual Download Page 56](http://html.mh-extra.com/html/nec/mpd780065-series/mpd780065-series_preliminary-users-manual_249264056.webp)
56
CHAPTER 3 CPU ARCHITECTURE
Preliminary User’s Manual U13420EJ2V0UM00
Table 3-3. Special-Function Register List (2/3)
Address
Special-Function Register (SFR) Name
Symbol
R/W
After Reset
FF30H
Pull-up resistor option register 0
PU0
R/W
√
√
—
00H
FF32H
Pull-up resistor option register 2
PU2
√
√
—
FF33H
Pull-up resistor option register 3
PU3
√
√
—
FF34H
Pull-up resistor option register 4
PU4
√
√
—
FF35H
Pull-up resistor option register 5
PU5
√
√
—
FF36H
Pull-up resistor option register 6
PU6
√
√
—
FF37H
Pull-up resistor option register 7
PU7
√
√
—
FF38H
Pull-up resistor option register 8
PU8
√
√
—
FF39H
Pull-up resistor option register 9
PU9
√
√
—
FF40H
Clock output selection register
CKS
√
√
—
FF41H
Watch timer mode control register
WTM
√
√
—
FF42H
Watchdog timer clock selection register
WDCS
—
√
—
FF47H
Memory expansion mode register
MEM
√
√
—
FF48H
External interrupt rising edge enable register
EGP
√
√
—
FF49H
External interrupt falling edge enable register
EGN
√
√
—
FF60H
16-bit timer mode control register
TMC0
√
√
—
FF61H
Prescaler mode register
PRM0
—
√
—
FF62H
Capture/compare control register 0
CRC0
√
√
—
FF63H
16-bit timer output control register 0
TOC0
√
√
—
FF68H
Serial operation mode register 1
CSIM1
√
√
—
FF69H
Automatic data transmission/reception
ADTC0
√
√
—
control register
FF6AH
Automatic data transmission/reception
ADTP0
—
√
—
address pointer
FF6BH
Automatic data transmission/reception
ADTI0
√
√
—
interval specification register
FF70H
8-bit timer mode control register 50
TMC50
√
√
—
04H
FF71H
Timer clock selection register 50
TCL50
—
√
—
00H
FF74H
8-bit timer mode control register 51
TMC51
√
√
—
04H
FF75H
Timer clock selection register 51
TCL51
—
√
—
00H
FF80H
A/D converter mode register
ADM0
√
√
—
FF81H
Analog input channel specification register
ADS0
—
√
—
FFA0H
Asynchronous serial interface mode register
ASIM0
√
√
—
FFA1H
Asynchronous serial interface status register
ASIS0
R
—
√
—
FFA2H
Baud rate generator control register
BRGC0
R/W
—
√
—
Manipulatable Bit Unit
8 bits
16 bits
1 bit
Summary of Contents for mPD780065 Series
Page 2: ...Preliminary User s Manual U13420EJ2V0UM00 2 MEMO ...
Page 10: ...10 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Page 22: ...22 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Page 134: ...134 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Page 154: ...154 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Page 160: ...160 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Page 186: ...186 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Page 326: ...326 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Page 342: ...342 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...
Page 350: ...350 Preliminary User s Manual U13420EJ2V0UM00 MEMO ...