117
©2018 Integrated Device Technology, Inc
September 12, 2018
8A3xxxx Family Programming Guide
ALERT_CFG.DPLL7_6_5_4_ALERT_MASK
GPIO alert masks (holdover, lock) for DPLL 4, 5, 6 and 7.
DPLL0_HOLDOVER_MAS
K[1]
R/W
0
DPLL 0 holdover state transition event enable mask.
If enabled, GPIO alert becomes active when
dpll0_holdover_state_change_sticky bit is set.
0 = disabled
1 = enabled
DPLL0_LOCK_MASK[0]
R/W
0
DPLL 0 lock state transition event enable mask.
If enabled, GPIO alert becomes active when dpll0_lock_state_change_sticky bit
is set.
0 = disabled
1 = enabled
Table 142: ALERT_CFG.DPLL7_6_5_4_ALERT_MASK Bit Field Locations and Descriptions
Offset
Address
(Hex)
ALERT_CFG.DPLL7_6_5_4_ALERT_MASK Bit Field Locations
D7
D6
D5
D4
D3
D2
D1
D0
009h
DPLL7_HOL
DOVER_MA
SK[7]
DPLL7_LOC
K_MASK[6]
DPLL6_HOL
DOVER_MA
SK[5]
DPLL6_LOC
K_MASK[4]
DPLL5_HOL
DOVER_MA
SK[3]
DPLL5_LOC
K_MASK[2]
DPLL4_HOL
DOVER_MA
SK[1]
DPLL4_LOC
K_MASK[0]
ALERT_CFG.DPLL7_6_5_4_ALERT_MASK Bit Field Descriptions
Bit Field Name
Field Type Default Value
Description
DPLL7_HOLDOVER_MAS
K[7]
R/W
0
DPLL 7 holdover state transition event enable mask.
If enabled, GPIO alert becomes active when
dpll7_holdover_state_change_sticky bit is set.
0 = disabled
1 = enabled
DPLL7_LOCK_MASK[6]
R/W
0
DPLL 7 lock state transition event enable mask.
If enabled, GPIO alert becomes active when dpll7_lock_state_change_sticky bit
is set.
0 = disabled
1 = enabled
DPLL6_HOLDOVER_MAS
K[5]
R/W
0
DPLL 6 holdover state transition event enable mask.
If enabled, GPIO alert becomes active when
dpll6_holdover_state_change_sticky bit is set.
0 = disabled
1 = enabled
ALERT_CFG.DPLL3_2_1_0_ALERT_MASK Bit Field Descriptions
Bit Field Name
Field Type Default Value
Description