
218
©2018 Integrated Device Technology, Inc
September 12, 2018
8A3xxxx Family Programming Guide
DPLL_CTRL_0.DPLL_COMBO_MASTER_CFG
DPLL combo master configuration.
DPLL_CTRL_0.DPLL_FRAME_PULSE_SYNC
Frame pulse sync trigger
DPLL_CTRL_0.DPLL_COMBO_MASTER_BW Bit Field Descriptions
Bit Field Name
Field Type Default Value
Description
BW_UNIT[15:14]
R/W
0
Combo filter bandwidth unit.
0 = uHz
1 = mHz
2 = Hz
3 = kHz
DPLL_COMBO_MASTER_
BW[13:0]
R/W
0
Unsigned 14-bit Combo filter bandwidth value.
Table 274: DPLL_CTRL_0.DPLL_COMBO_MASTER_CFG Bit Field Locations and Descriptions
Offset
Address
(Hex)
DPLL_CTRL_0.DPLL_COMBO_MASTER_CFG Bit Field Locations
D7
D6
D5
D4
D3
D2
D1
D0
03Ah
RESERVED[7:2]
FILTER_IN_
SELECT[1]
HOLD_EN[0]
DPLL_CTRL_0.DPLL_COMBO_MASTER_CFG Bit Field Descriptions
Bit Field Name
Field Type Default Value
Description
RESERVED
N/A
-
This field must not be modified from the read value
FILTER_IN_SELECT[1]
R/W
0
Select filtered DCO value as combo source.
0 = integrator value only
1 = sum of proportional and integrator
HOLD_EN[0]
R/W
0
Combo bus output hold (freeze).
0 = no hold
1 = hold (freeze).
Table 275: DPLL_CTRL_0.DPLL_FRAME_PULSE_SYNC Bit Field Locations and Descriptions
Offset
Address
(Hex)
DPLL_CTRL_0.DPLL_FRAME_PULSE_SYNC Bit Field Locations
D7
D6
D5
D4
D3
D2
D1
D0
03Bh
RESERVED[7:1]
FRAME_PUL
SE_SYNC[0]