Rev. 2.10
152
���� 02� 201�
Rev. 2.10
153
���� 02� 201�
HT68F20/HT68F30/HT68F40/HT68F50/HT68F60
HT68FU30/HT68FU40/HT68FU50/HT68FU60
Enhanced I/O Flash Type 8-Bit MCU with EEPROM
HT68F20/HT68F30/HT68F40/HT68F50/HT68F60
HT68FU30/HT68FU40/HT68FU50/HT68FU60
Enhanced I/O Flash Type 8-Bit MCU with EEPROM
Co�nter Va��e
0x3FF
CCRP
CCRB
TnON
TnPAU
TnBPOL
CCRP Int.
F�ag TnPF
CCRB Int.
F�ag TnBF
TPnB O/P
Pin
Time
CCRP=0
CCRP > 0
Co�nter overf�ow
CCRP > 0
Co�nter c�eared b� CCRP va��e
Pa�se
Res�me
Stop
Co�nter
Restart
TnCCLR = 0; TnBM [1:0] = 00
O�tp�t pin set to
initia� Leve� Low
if TnBOC=0
O�tp�t Togg�e with
TnBF f�ag
Note TnBIO [1:0] = 10
Active High O�tp�t se�ect
Here TnBIO [1:0] = 11
Togg�e O�tp�t se�ect
O�tp�t not affected b� TnBF
f�ag. Remains High �nti� reset
b� TnON bit
O�tp�t Pin
Reset to Initia� va��e
O�tp�t contro��ed b�
other pin-shared f�nction
O�tp�t Inverts
when TnBPOL is high
ETM CCRB Compare Match Output Mode -- TnCCLR=0
Note: 1. With TnCCLR=0, a Comparator P match will clear the counter
2. The TPnB output pin is controlled only by the TnBF flag
3. The output pin is reset to its initial state by a TnON bit rising edge