
GD32A50x User Manual
45
32: bit 32
11:5
Reserved
Must be kept at reset value.
4
NMIPINIE
NMI pin interrupt enable
0: disable
1: enable
3
CKMNMIIE
HXTAL clock moniotor NMI interrupt enable
0: disable
1: enable
2
FLASHECCIE
Flash ECC NMI enable
0: disable
1: enable
1
SRAMECCSEIE
SRAM single bit correction interrupt enable
0: SRAM single bit correction interrupt is disabled.
1: SRAM single bit correction interrupt is enabled.
0
SRAMECCMEIE
SRAM two bits non-correction NMI interrupt enable
0: SRAM non-correction NMI interrupt is disabled.
1: SRAM non-correction NMI interrupt is enabled.
1.6.10.
TIMER input source select register (SYSCFG_TIMERINSEL)
Address offset: 0x2C
Reset value: 0x0000 0000
This register can be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
TIMER0_ETI_SEL
[1:0]
TIMER7_ETI_SEL
[1:0]
Reserved
TIMER19_ETI_SEL
[1:0]
TIMER20_ETI_SEL
[1:0]
TIMER0_
BRKIN0_
SEL
TIMER0_
BRKIN1_
SEL
TIMER0_
BRKIN2_
SEL
TIMER0_
BRKIN3_
SEL
TIMER7_
BRKIN0_
SEL
TIMER7_
BRKIN1_
SEL
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TIMER7_
BRKIN2_
SEL
TIMER7_
BRKIN3_
SEL
Reserved
TIMER19
_BRKIN0
_
SEL
TIMER19
_BRKIN1
_
SEL
TIMER19
_BRKIN2
_
SEL
TIMER19
_BRKIN3
_
SEL
TIMER20
_BRKIN0
_
SEL
TIMER20
_BRKIN1
_
SEL
TIMER20
_BRKIN2
_
SEL
TIMER20
_BRKIN3
_
SEL
Reserved
TIMER7_
CH0N_
SEL
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:30
TIMER0_ETI_SEL[1:
0]
TIMER0 external trigger select
00: timer external trigger 0
01: timer external trigger 1
10: timer external trigger 2