
GD32A50x User Manual
42
X110: reserved
X111: reserved
11:8
EXTI14_SS[3:0]
EXTI 14 sources selection
X000: PA14 pin
X001: PB14 pin
X010: PC14 pin
X011: PD14 pin
X100: PE14 pin
X101: reserved
X110: reserved
X111: reserved
7:4
EXTI13_SS[3:0]
EXTI 13 sources selection
X000: PA13 pin
X001: PB13 pin
X010: PC13 pin
X011: PD13 pin
X100: PE13 pin
X101: reserved
X110: reserved
X111: reserved
3:0
EXTI12_SS[3:0]
EXTI 12 sources selection
X000: PA12 pin
X001: PB12 pin
X010: PC12 pin
X011: PD12 pin
X100: PE12 pin
X101: reserved
X110: reserved
X111: reserved
1.6.7.
System configuration register 2 (SYSCFG_CFG2)
Address offset: 0x18
Reset value: 0x0000 0000
This register can be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
LVD_
LOCK
SRAM_
ECC_
ERROR_
LOCK
UP_
LOCK