GD32A50x User Manual
452
4’b1000
6
f
DTS
/8
4’b1001
8
4’b1010
5
f
DTS
/16
4’b1011
6
4’b1100
8
4’b1101
5
f
DTS
/32
4’b1110
6
4’b1111
8
3:2
CH2CAPPSC[1:0]
Channel 2 input capture prescaler
This bit-field specifies the factor of the prescaler on channel 2 input. The prescaler
is reset when CH2EN bit in TIMERx_CHCTL2 register is cleared.
00: Prescaler disabled, input capture occurs on every channel input edge.
01: The input capture occurs on every 2 channel input edges
10: The input capture occurs on every 4 channel input edges
11: The input capture occurs on every 8 channel input edges
1:0
CH2MS[1:0]
Channel 2 mode selection
Same as output compare mode
Channel control register 2 (TIMERx_CHCTL2)
Address offset: 0x20
Reset value: 0x0000 0000
This register can be accessed by half-word(16-bit) or word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH3NP
Reserved
CH3P
CH3EN
CH2NP
Reserved
CH2P
CH2EN
CH1NP
Reserved
CH1P
CH1EN
CH0NP
Reserved
CH0P
CH0EN
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15
CH3NP
Channel 3 complementary capture/compare polarity
Refer to CH0NP description.
14
Reserved
Must be kept at reset value.
13
CH3P
Channel 3 capture/compare function polarity
Refer to CH0P description
12
CH3EN
Channel 3 capture/compare function enable
Refer to CH0EN description