GD32A50x User Manual
408
7
BRKENCH3
Break control enable for channel 3
0: Disabled
1: Enabled
6
BRKENCH2
Break control enable for channel 2
0: Disabled
1: Enabled
5
BRKENCH1
Break control enable for channel 1
0: Disabled
1: Enabled
4
BRKENCH0
Break control enable for channel 0
0: Disabled
1: Enabled
3
DTIENCH3
Dead time inserted enable for channel 3
Enables the deadtime insertion in the outputs of MCH3_O and CH3_O.
0: Disabled
1: Enabled
2
DTIENCH2
Dead time inserted enable for channel 2
Enables the deadtime insertion in the outputs of MCH2_O and CH2_O.
0: Disabled
1: Enabled
1
DTIENCH1
Dead time inserted enable for channel 1
Enables the deadtime insertion in the outputs of MCH1_O and CH1_O.
0: Disabled
1: Enabled
0
DTIENCH0
Dead time inserted enable for channel 0
Enables the deadtime insertion in the outputs of MCH0_O and CH0_O.
0: Disabled
1: Enabled
Break configuration register (TIMERx_BRKCFG)
Address offset: 0x78
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
BRK3P
BRK3EN
BRK2P
BRK2EN
BRK1P
BRK1EN
BRK0P
BRK0EN
Reserved
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
BRK3F[3:0]
BRK2F[3:0]
BRK1F[3:0]
BRK0F[3:0]