GD32A50x User Manual
324
17.4.9.
RTC alarm high register (RTC_ALRMH)
Address offset: 0x20
Reset value: 0x0000 FFFF
This register can be accessed by half-word (16-bit) or word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ALRM[31:16]
w
17.4.10.
RTC alarm low register (RTC_ALRML)
Address offset: 0x24
Reset value: 0x0000 FFFF
This register can be accessed by half-word (16-bit) or word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ALRM[15:0]
w
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
ALRM[31:16]
RTC alarm value high
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:0
ALRM[15:0]
RTC alarm value low