GD32A50x User Manual
221
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SBUFBIS[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SBUFBIS[15:0]
rw
Bits
Fields
Descriptions
31:0
SBUFBIS[31:0]
Shift buffer bit swapped
Same as the MFCOM_SBUF register, except that the read/write register is bit
swapped, and reads return SBUF[0:31].
9.5.14.
Shifter buffer x byte swapped register (MFCOM_SBUFBYSx)
Address offset: 0x300 + 0x004 * x, (x = 0 to 3)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SBUFBYS[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SBUFBYS[15:0]
rw
Bits
Fields
Descriptions
31:0
SBUFBYS[31:0]
Shift buffer byte swapped
Same as the MFCOM_SBUF register, except that the read/write register is byte
swapped, and reads return {SBUF[7:0], SBUF[15:8], SBUF[23:16], SBUF[31:24]}.
9.5.15.
Shifter buffer x bit byte swapped register (MFCOM_SBUFBBSx)
Address offset: 0x380 + 0x004 * x, (x = 0 to 3)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SBUFBBS[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SBUFBBS[15:0]
rw