PCI-SIO4 User Manual
General Standards Corporation
8302A Whitesburg Drive Huntsville, AL 35802, Phone: (256) 880-8787
25
2.3.4.1
Low: (LOC 0xn06)
D0..4
Reserved
D5
Wait for Rx DMA Trigger
D6..7
Rx Status Block Transfer (encoded as follows, D6 being the LSB):
00
No Status Block
01
One word Status Block
10
Two word Status Block
11
Reserved
2.3.4.2
High: (LOC 0xn07)
D0..1
Tx Preamble Pattern (encoded as follows):
00
All Zeros
01
All Ones
10
Alternating 1 & 0
11
Alternating 0 & 1
D2..3
Tx Preamb le Length (encoded as follows):
00
8 bits
01
16 bits
10
32 bits
11
64 bits
D4
Tx Flag Preamble
D6..7
Tx Status Block Transfer (encoded as follows):
00
No Status Block
01
One word Status Block
10
Two word Status Block
11
Reserved
2.3.5
P
RIMARY
R
ESERVED
R
EGISTER
(RESERVED)
2.3.5.1
Low: (LOC 0xn08)
D0..D7
RW
Reserved
2.3.5.2
High: (LOC 0xn09)
D0..D7
RW
Reserved
2.3.6
S
ECONDARY
R
ESERVED
R
EGISTER
(RESERVED)
2.3.6.1
Low: (LOC 0xnA)
D0..D7
RW
Reserved
2.3.6.2
High: (LOC 0xnB)
D0..D7
RW
Reserved
2.3.7
T
EST
M
ODE
D
ATA
R
EGISTER
(TMDR)