CPLD_SOFT_MUX_ON field descriptions (continued)
Field
Description
4
TDMCLK_
SDHC_USB_IF_
CTRL_EN
TDM CLK or SDHC/USB interface control enable
0
TDM CLK or SDHC/USB interface control disable (default value)
1
TDM CLK or SDHC/USB interface control enable
5
SDHC_SPICS_
IF_CTRL_EN
SDHC or SPI_CS interface control enable
0
SDHC or SPI_CS interface control disable (default value)
1
SDHC or SPI_CS interface control enable
6
FLASH_BANK_
CTRL_EN
Flash bank control enable
0
Flash bank control disable (default value)
1
Flash bank control enable
7
-
This field is reserved.
6.1.6 POR RCW source location register 1
(CPLD_REG_RCW_SRC1)
Use this register to configure RCW source bits 0-7.
Address: 0h base + 5h offset = 5h
Bit
0
1
2
3
4
5
6
7
Read
Write
Reset
CPLD_REG_RCW_SRC1 field descriptions
Field
Description
0–7
CFG_RCW_
SRC[7:0]
POR RCW source location
Chapter 6 CPLD Programming
QorIQ LS1043A Reference Design Board Reference Manual, Rev. 0, 08/2015
Freescale Semiconductor, Inc.
55