Register Model
e200z3 Power Architecture Core Reference Manual, Rev. 2
2-56
Freescale Semiconductor
1
1
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
-
-
-
-
DAC2, DVC2
DBCR0[DAC2],
DBCR2[DAC2US, DAC2ER,
DVC2M, DVC2BE]
DBCR4[DVC2C]
DBSR[DAC2, DAC_OFST]
1
1
-
-
-
-
-
-
-
-
-
1
1
-
-
-
-
-
-
-
-
DBCR2[DAC12M]
1
1
-
-
-
-
-
1
-
-
-
1
-
-
-
-
-
-
-
-
-
DBCR2[DAC1LNK]
1
1
-
-
-
-
-
-
-
1
-
-
1
-
-
-
-
-
-
-
-
DBCR2[DAC2LNK]
1
1
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
-
-
-
DBCR0[DEVT1],
DBSR[DEVT1]
1
1
-
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
-
-
DBCR0[DEVT2],
DBSR[DEVT2]
1
1
-
-
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
-
DBCR0[DCNT1],
DBCR3[DEVT1C1,
DEVT2C1, ICMPC1,
IAC1C1, IAC2C1, IAC3C1,
IAC4C1, DAC1RC1,
DAC1WC1, DAC2RC1,
DAC2WC1, IRPTC1,
RETC1, DEVT1T1,
DEVT2T1, IAC1T1, IAC3T1,
DAC1RT1, DAC1WT1,
CNT2T1]
2
,
DBSR[DCNT1, CNT1TRG],
DBCNT[CNT1]
1
1
-
-
-
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
-
DBCR0[DCNT2],
DBCR3[DEVT1C2,
DEVT2C2, ICMPC2,
IAC1C2, IAC2C2, IAC3C2,
IAC4C2, DAC1RC2,
DAC1WC2, DAC2RC2,
DAC2WC2]
3
,
DBSR[DCNT2],
DBCNT[CNT2]
1
1
-
-
-
-
-
-
-
-
-
-
-
-
-
1
1
-
-
-
-
DBCR3[CONFIG]
1
1
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
1
-
-
-
DBCR0[CIRPT],
DBSR[CIRPT]
1
1
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
1
-
-
DBCR0[CRET],
DBSR[CRET]
Table 2-24. DBERC0 Resource Control (continued)
DBCR0[
E
DM]
DBERC0[
IDM]
DBERC0[
R
ST]
DBERC0
[I
CM
P]
DBERC0[
B
R
T
]
DBERC0[
IRPT
]
DBERC
0
[TRAP]
DB
E
R
C0
[I
A
C
1]
DB
E
R
C0
[I
A
C
2]
DB
E
R
C0
[I
A
C
3]
DB
E
R
C0
[I
A
C
4]
DBERC0[
D
A
C
1]
DBERC0[
D
A
C
2]
DBERC0[
D
EVT1]
DBERC0[
D
EVT2]
DBERC0[
DCNT1]
DBERC0[
DCNT2]
DBERC0[
C
IR
PT]
DBERC
0
[CRET]
DBERC
0
[BKPT]
D
B
ERC0
[FT]
Name
Software Accessible via
mtspr,
affected by p_reset_b