Nexus3/ Module
e200z3 Power Architecture Core Reference Manual, Rev. 2
10-14
Freescale Semiconductor
NOTE
OPC and MCK_DIV must be modified only during system reset or debug
mode to ensure correct output port and output clock functionality. It is also
recommended that all other bits of DC1 be modified only in one of these two
modes.
Development control register 2 is shown in
and its fields are described in
NOTE
The EOC bits in DC1 must be programmed to trigger EVTO on watchpoint
occurrence for the EWC bits to have any effect.
4–3
EIC
EVTI control
00
nex_evti_b is used for synchronization (program trace/data trace)
01
nex_evti_b is used for debug request
1X Reserved
2–0
TM
Trace mode
000 No trace
1XX Program trace enabled
X1X Data trace enabled (not supported in , reserved in e200z335)
XX1 Ownership trace enabled
31
24 23
0
Field
EWC
—
Reset
All zeros
R/W
Read/Write
Number
0x3
Figure 10-6. Development Control Register 2 (DC2)
Table 10-11. DC2 Field Descriptions
Bits
Name
Description
31–24
EWC
EVTO Watchpoint Configuration
00000000No watchpoints trigger
nex_evto_b
1xxxxxxxWatchpoint #0 (IAC1 from Nexus1) triggers
nex_evto_b
x1xxxxxxWatchpoint #1 (IAC2 from Nexus1) triggers
nex_evto_b
xx1xxxxxWatchpoint #2 (IAC3 from Nexus1) triggers
nex_evto_b
xxx1xxxxWatchpoint #3 (IAC4 from Nexus1) triggers
nex_evto_b
xxxx1xxxWatchpoint #4 (DAC1 from Nexus1) triggers
nex_evto_b
xxxxx1xxWatchpoint #5 (DAC2 from Nexus1) triggers
nex_evto_b
xxxxxx1xWatchpoint #6 (DCNT1 from Nexus1) triggers
nex_evto_b
xxxxxxx1Watchpoint #7 (DCNT2 from Nexus1) triggers
nex_evto_b
23–0
—
Reserved
Table 10-10. DC1 Field Descriptions (continued)
Bits
Name
Description