Page 56
Epson Research and Development
Vancouver Design Center
S1D13503
Hardware Functional Specification
X18A-A-001-08
Issue Date: 01/01/29
Figure 31: 8-Bit Single Color Panel Timing - Format 1 : AUX[03] Bit 3 = 0 and AUX[01] Bit 2 = 1
YD
LP
UD[3:0]
LP
XSCL2
UD3
UD2
UD1
UD0
LD3
LD2
LD1
LD0
LP: 480 PULSES
XSCL: 120 CLOCK PERIODS
LINE1
LINE480
LINE2
LINE3
LINE4
LINE479
LINE1
LINE2
1-G1
1-R2
1-B2
1-G3
1-R4
1-B4
1-G5
1-R6
1-R636
1-B636
1-G637
1-R638
1-B638
1-G639
1-R640
1-B640
LD[3:0]
1-G6
1-R7
1-B7
1-G8
1-R9
1-B9
1-G10
1-R11
1-R12
1-B12
1-G13
1-R14
1-B14
1-G15
1-R16
1-B16
1-B6
1-G7
1-R8
1-B8
1-G9
1-R10
1-B10
1-G11
1-B11
1-G12
1-R13
1-B13
1-G14
1-R15
1-B15
1-G16
1-B635
1-G636
1-R637
1-B637
1-G638
1-R639
1-B639
1-G640
1-R1
1-B1
1-G2
1-R3
1-B3
1-G4
1-R5
1-B5
XSCL2: 120 CLOCK PERIODS
XSCL
Example timing for a 640x480 panel
LP: 4 PULSES
electronic components distributor