Page 54
Epson Research and Development
Vancouver Design Center
S1D13503
Hardware Functional Specification
X18A-A-001-08
Issue Date: 01/01/29
Figure 29: 8-Bit Dual Monochrome Panel Timing
LP : 240 PULSES
LP
XSCL
UD[3:0], LD[3:0]
LINE1/241
LINE2/242
LINE3/243
LINE4/244
LINE 239/479 LINE240/480
YD
LP
WF
UD2
1-2
1-6
1-638
UD1
1-3
1-7
1-639
UD0
1-4
1-8
1-640
LD3
241-1
241-5
241-637
LD2
241-638
LD1
241-639
LD0
241-640
UD3
1-1
1-5
1-637
XSCL: 160 CLOCK PERIODS
WF
241-2
241-6
241-3
241-7
241-4
241-8
LP: 2 PULSES
Example timing for a 640x480 panel
LINE1/241
LINE2/242
electronic components distributor