Epson Research and Development
Page 43
Vancouver Design Center
Hardware Functional Specification
S1D13503
Issue Date: 01/01/29
X18A-A-001-08
Where t
OSC
= 1/f
OSC
= input (pixel) clock period,
where HT = (number of horizontal panel pixels) * t
OSC
,
where HNDP = horizontal non-display period in units of t
OSC
(see Section 9.3 on page 84 for details).
** -10 ns for 5V operation, - 24 ns for 3.0V and 3.3V operation.
t11
UD[3:0], LD[3:0] setup to XSCL falling edge (AUX[03] bit 2
= 1)
t
OSC
- 10**
2t
OSC
- 10**
ns
t12
UD[3:0], LD[3:0] hold from XSCL falling edge (AUX[03] bit
2 = 0)
2t
OSC
- 10
4t
OSC
- 10
ns
t12
UD[3:0], LD[3:0] hold from XSCL falling edge (AUX[03] bit
2 = 1)
t
OSC
- 10
2t
OSC
- 10
ns
t13
LP falling edge to XSCL rising edge (AUX[01] bit 5 = 1)
5t
OSC
- 5
5t
OSC
- 5
ns
Table 7-12: LCD Interface Timing - 4-Bit Single and 8-Bit Single/Dual Monochrome Panel
electronic components distributor