S1C63656 TECHNICAL MANUAL
EPSON
23
CHAPTER 4: PERIPHERAL CIRCUITS AND OPERATION (Memory Map)
Table 4.1.1 (f) I/O memory map (FFC1H–FFD3H)
Address
Comment
D3
D2
Register
D1
D0
Name
Init
∗
1
PTPS01
PTPS00
PTRST0
∗
3
PTRUN0
0
0
–
∗
2
0
Reset
Run
Invalid
Stop
Prescaler 0
division ratio
selection
Timer 0 reset (reload)
Timer 0 Run/Stop
W
R/W
R/W
FFC3H
PTPS01 PTPS00 PTRST0 PTRUN0
0
1/1
1
1/4
2
1/32
3
1/256
[PTPS01, 00]
Division ratio
1
0
0
∗
3
0
∗
3
CHSEL0
PTOUT
–
∗
2
–
∗
2
0
0
Timer 1
On
Timer 0
Off
Unused
Unused
TOUT output selection
TOUT output control
R
R/W
FFC1H
0
0
CHSEL0 PTOUT
0
∗
3
0
∗
3
CKSEL1
CKSEL0
–
∗
2
–
∗
2
0
0
OSC3
OSC3
OSC1
OSC1
Unused
Unused
Prescaler 1 source clock selection
Prescaler 0 source clock selection
R
R/W
FFC2H
0
0
CKSEL1 CKSEL0
PTPS11
PTPS10
PTRST1
∗
3
PTRUN1
0
0
–
∗
2
0
Reset
Run
Invalid
Stop
Prescaler 1
division ratio
selection
Timer 1 reset (reload)
Timer 1 Run/Stop
W
R/W
R/W
FFC4H
PTPS11 PTPS10 PTRST1 PTRUN1
0
1/1
1
1/4
2
1/32
3
1/256
[PTPS11, 10]
Division ratio
RLD03
RLD02
RLD01
RLD00
0
0
0
0
MSB
Programmable timer 0 reload data (low-order 4 bits)
LSB
R/W
FFC6H
RLD03
RLD02
RLD01
RLD00
RLD07
RLD06
RLD05
RLD04
0
0
0
0
MSB
Programmable timer 0 reload data (high-order 4 bits)
LSB
R/W
FFC7H
RLD07
RLD06
RLD05
RLD04
RLD13
RLD12
RLD11
RLD10
0
0
0
0
MSB
Programmable timer 1 reload data (low-order 4 bits)
LSB
R/W
FFC8H
RLD13
RLD12
RLD11
RLD10
RLD17
RLD16
RLD15
RLD14
0
0
0
0
MSB
Programmable timer 1 reload data (high-order 4 bits)
LSB
R/W
FFC9H
RLD17
RLD16
RLD15
RLD14
PTD03
PTD02
PTD01
PTD00
0
0
0
0
MSB
Programmable timer 0 data (low-order 4 bits)
LSB
R
FFCCH
PTD03
PTD02
PTD01
PTD00
PTD07
PTD06
PTD05
PTD04
0
0
0
0
MSB
Programmable timer 0 data (high-order 4 bits)
LSB
R
FFCDH
PTD07
PTD06
PTD05
PTD04
PTD13
PTD12
PTD11
PTD10
0
0
0
0
MSB
Programmable timer 1 data (low-order 4 bits)
LSB
R
FFCEH
PTD13
PTD12
PTD11
PTD10
PTD17
PTD16
PTD15
PTD14
0
0
0
0
MSB
Programmable timer 1 data (high-order 4 bits)
LSB
R
FFCFH
PTD17
PTD16
PTD15
PTD14
CD03
CD02
CD01
CD00
0
0
0
0
MSB
Programmable timer 0 compare data (low-order 4 bits)
LSB
R/W
FFD2H
CD03
CD02
CD01
CD00
CD07
CD06
CD05
CD04
0
0
0
0
MSB
Programmable timer 0 compare data (high-order 4 bits)
LSB
R/W
FFD3H
CD07
CD06
CD05
CD04