APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
AP-A-54
Seiko Epson Corporation
S1C31D50/D51 TECHNICAL MANUAL
(Rev. 2.00)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x0020
102c
DMACENCLR
(DMAC Enable Clear
Register)
31–24 –
–
–
R
–
23–16 –
–
–
R
15–8 –
–
–
R
7–4 –
–
–
R
3–0 ENCLR[3:0]
–
–
W
0x0020
1030
DMACPASET
(DMAC Primary-Alter-
nate Set Register)
31–24 –
0x00
–
R
–
23–16 –
0x00
–
R
15–8 –
0x00
–
R
7–4 –
0x0
–
R
3–0 PASET[3:0]
0x0
H0
R/W
0x0020
1034
DMACPACLR
(DMAC Primary-Alter-
nate Clear Register)
31–24 –
–
–
R
–
23–16 –
–
–
R
15–8 –
–
–
R
7–4 –
–
–
R
3–0 PACLR[3:0]
–
–
W
0x0020
1038
DMACPRSET
(DMAC Priority Set
Register)
31–24 –
0x00
–
R
–
23–16 –
0x00
–
R
15–8 –
0x00
–
R
7–4 –
0x0
–
R
3–0 PRSET[3:0]
0x0
H0
R/W
0x0020
103c
DMACPRCLR
(DMAC Priority Clear
Register)
31–24 –
–
–
R
–
23–16 –
–
–
R
15–8 –
–
–
R
7–4 –
–
–
R
3–0 PRCLR[3:0]
–
–
W
0x0020
104c
DMACERRIF
(DMAC Error Interrupt
Flag Register)
31–24 –
0x00
–
R
–
23–16 –
0x00
–
R
15–8 –
0x00
–
R
7–1 –
0x00
–
R
0
ERRIF
0
H0
R/W Cleared by writing 1.
0x0020
2000
DMACENDIF
(DMAC Transfer
Completion Interrupt
Flag Register)
31–24 –
0x00
–
R
23–16 –
0x00
–
R
15–8 –
0x00
–
R
7–4 –
0x0
–
R
3–0 ENDIF[3:0]
0x0
H0
R/W Cleared by writing 1.
0x0020
2008
DMACENDIESET
(DMAC Transfer
Completion Interrupt
Enable Set Register)
31–24 –
0x00
–
R
–
23–16 –
0x00
–
R
15–8 –
0x00
–
R
7–4 –
0x0
–
R
3–0 ENDIESET[3:0]
0x0
H0
R/W
0x0020
200c
DMACENDIECLR
(DMAC Transfer
Completion Interrupt
Enable Clear Register)
31–24 –
–
–
R
–
23–16 –
–
–
R
15–8 –
–
–
R
7–4 –
–
–
R
3–0 ENDIECLR[3:0]
–
–
W
0x0020
2010
DMACERRIESET
(DMAC Error Interrupt
Enable Set Register)
31–24 –
0x00
–
R
–
23–16 –
0x00
–
R
15–8 –
0x00
–
R
7–1 –
0x00
–
R
0
ERRIESET
0
H0
R/W
0x0020
2014
DMACERRIECLR
(DMAC Error Interrupt
Enable Clear Register)
31–24 –
0x00
–
R
–
23–16 –
0x00
–
R
15–8 –
0x00
–
R
7–1 –
0x00
–
R
0
ERRIECLR
–
–
W