
APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
AP-A-50
Seiko Epson Corporation
S1C31D50/D51 TECHNICAL MANUAL
(Rev. 2.00)
0x0020 0780–0x0020 078c
16-bit Timer (T16) Ch.7
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x0020
0780
T16_7CLK
(T16 Ch.7 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–4 CLKDIV[3:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x0020
0782
T16_7MOD
(T16 Ch.7 Mode
Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
TRMD
0
H0
R/W
0x0020
0784
T16_7CTL
(T16 Ch.7 Control
Register)
15–9 –
0x00
–
R
–
8
PRUN
0
H0
R/W
7–2 –
0x00
–
R
1
PRESET
0
H0
R/W
0
MODEN
0
H0
R/W
0x0020
0786
T16_7TR
(T16 Ch.7 Reload
Data Register)
15–0 TR[15:0]
0xffff
H0
R/W –
0x0020
0788
T16_7TC
(T16 Ch.7 Counter
Data Register)
15–0 TC[15:0]
0xffff
H0
R
–
0x0020
078a
T16_7INTF
(T16 Ch.7 Interrupt
Flag Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
UFIF
0
H0
R/W Cleared by writing 1.
0x0020
078c
T16_7INTE
(T16 Ch.7 Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
UFIE
0
H0
R/W
0x0020 07a0–0x0020 07bc
12-bit A/D Converter (ADC12A) Ch.0
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x0020
07a2
ADC12A_0CTL
(ADC12A Ch.0
Control Register)
15 –
0
–
R
–
14–12 ADSTAT[2:0]
0x0
H0
R
11 –
0
–
R
10 BSYSTAT
0
H0
R
9–8 –
0x0
–
R
7–2 –
0x00
–
R
1
ADST
0
H0
R/W
0
MODEN
0
H0
R/W
0x0020
07a4
ADC12A_0TRG
(ADC12A Ch.0
Trigger/Analog Input
Select Register)
15–14 –
0x0
–
R
–
13–11 ENDAIN[2:0]
0x0
H0
R/W
10–8 STAAIN[2:0]
0x0
H0
R/W
7
STMD
0
H0
R/W
6
CNVMD
0
H0
R/W
5–4 CNVTRG[1:0]
0x0
H0
R/W
3
–
0
–
R
2–0 SMPCLK[2:0]
0x7
H0
R/W
0x0020
07a6
ADC12A_0CFG
(ADC12A Ch.0 Con-
figuration Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1–0 VRANGE[1:0]
0x0
H0
R/W
0x0020
07a8
ADC12A_0INTF
(ADC12A Ch.0
Interrupt Flag
Register)
15–9 –
0x00
–
R
–
8
OVIF
0
H0
R/W Cleared by writing 1.
7
AD7CIF
0
H0
R/W
6
AD6CIF
0
H0
R/W
5
AD5CIF
0
H0
R/W
4
AD4CIF
0
H0
R/W
3
AD3CIF
0
H0
R/W
2
AD2CIF
0
H0
R/W
1
AD1CIF
0
H0
R/W
0
AD0CIF
0
H0
R/W