APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C31D50/D51 TECHNICAL MANUAL
Seiko Epson Corporation
AP-A-43
(Rev. 2.00)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x0020
062c
UART3_2INTF
(UART3 Ch.2 Status
and Interrupt Flag
Register)
15–10 –
0x00
–
R
–
9
RBSY
0
H0/S0
R
8
TBSY
0
H0/S0
R
7
–
0
–
R
6
TENDIF
0
H0/S0
R/W Cleared by writing 1.
5
FEIF
0
H0/S0
R/W Cleared by writing 1 or read-
ing the UART3_2RXD register.
4
PEIF
0
H0/S0
R/W
3
OEIF
0
H0/S0
R/W Cleared by writing 1.
2
RB2FIF
0
H0/S0
R
Cleared by reading the
UART3_2RXD register.
1
RB1FIF
0
H0/S0
R
0
TBEIF
1
H0/S0
R
Cleared by writing to the
UART3_2TXD register.
0x0020
062e
UART3_2INTE
(UART3 Ch.2
Interrupt Enable
Register)
15–8 –
0x00
–
R
–
7
–
0
–
R
6
TENDIE
0
H0
R/W
5
FEIE
0
H0
R/W
4
PEIE
0
H0
R/W
3
OEIE
0
H0
R/W
2
RB2FIE
0
H0
R/W
1
RB1FIE
0
H0
R/W
0
TBEIE
0
H0
R/W
0x0020
0630
UART3_2
TBEDMAEN
(UART3 Ch.2
Transmit Buffer
Empty DMA Request
Enable Register)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 TBEDMAEN[3:0]
0x0
H0
R/W
0x0020
0632
UART3_2
RB1FDMAEN
(UART3 Ch.2 Receive
Buffer One Byte Full
DMA Request Enable
Register)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 RB1FDMAEN[3:0]
0x0
H0
R/W
0x0020
0634
UART3_2CAWF
(UART3 Ch.2 Carrier
Waveform Register)
15–8 –
0x00
–
R
–
7–0 CRPER[7:0]
0x00
H0
R/W
0x0020 0660–0x0020 066c
16-bit Timer (T16) Ch.6
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x0020
0660
T16_6CLK
(T16 Ch.6 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–4 CLKDIV[3:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x0020
0662
T16_6MOD
(T16 Ch.6 Mode
Register)
15–8 –
0x00
–
R
–
7–1 –
0x00
–
R
0
TRMD
0
H0
R/W
0x0020
0664
T16_6CTL
(T16 Ch.6 Control
Register)
15–9 –
0x00
–
R
–
8
PRUN
0
H0
R/W
7–2 –
0x00
–
R
1
PRESET
0
H0
R/W
0
MODEN
0
H0
R/W
0x0020
0666
T16_6TR
(T16 Ch.6 Reload
Data Register)
15–0 TR[15:0]
0xffff
H0
R/W –
0x0020
0668
T16_6TC
(T16 Ch.6 Counter
Data Register)
15–0 TC[15:0]
0xffff
H0
R
–