
APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C31D50/D51 TECHNICAL MANUAL
Seiko Epson Corporation
AP-A-51
(Rev. 2.00)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x0020
07aa
ADC12A_0INTE
(ADC12A Ch.0
Interrupt Enable
Register)
15–9 –
0x00
–
R
–
8
OVIE
0
H0
R/W
7
AD7CIE
0
H0
R/W
6
AD6CIE
0
H0
R/W
5
AD5CIE
0
H0
R/W
4
AD4CIE
0
H0
R/W
3
AD3CIE
0
H0
R/W
2
AD2CIE
0
H0
R/W
1
AD1CIE
0
H0
R/W
0
AD0CIE
0
H0
R/W
0x0020
07ac
ADC12A_0DMAEN0
(ADC12A Ch.0 DMA
Request Enable
Register 0)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 ADCDMAEN[3:0]
0x0
H0
R/W
0x0020
07ae
ADC12A_0DMAEN1
(ADC12A Ch.0 DMA
Request Enable
Register 1)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 ADCDMAEN[3:0]
0x0
H0
R/W
0x0020
07b0
ADC12A_0DMAEN2
(ADC12A Ch.0 DMA
Request Enable
Register 2)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 ADCDMAEN[3:0]
0x0
H0
R/W
0x0020
07b2
ADC12A_0DMAEN3
(ADC12A Ch.0 DMA
Request Enable
Register 3)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 ADCDMAEN[3:0]
0x0
H0
R/W
0x0020
07b4
ADC12A_0DMAEN4
(ADC12A Ch.0 DMA
Request Enable
Register 4)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 ADCDMAEN[3:0]
0x0
H0
R/W
0x0020
07b6
ADC12A_0DMAEN5
(ADC12A Ch.0 DMA
Request Enable
Register 5)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 ADCDMAEN[3:0]
0x0
H0
R/W
0x0020
07b8
ADC12A_0DMAEN6
(ADC12A Ch.0 DMA
Request Enable
Register 6)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 ADCDMAEN[3:0]
0x0
H0
R/W
0x0020
07ba
ADC12A_0DMAEN7
(ADC12A Ch.0 DMA
Request Enable
Register 7)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 ADCDMAEN[3:0]
0x0
H0
R/W
0x0020
07bc
ADC12A_0ADD
(ADC12A Ch.0
Result Register)
15–0 ADD[15:0]
0x0000
H0
R
–
0x0020 0840–0x0020 0850
R/F Converter (RFC) Ch.0
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x0020
0840
RFC_0CLK
(RFC Ch.0 Clock
Control Register)
15–9 –
0x00
–
R
–
8
DBRUN
1
H0
R/W
7–6 –
0x0
–
R
5–4 CLKDIV[1:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x0020
0842
RFC_0CTL
(RFC Ch.0 Control
Register)
15–9 –
0x00
–
R
–
8
RFCLKMD
0
H0
R/W
7
CONEN
0
H0
R/W
6
EVTEN
0
H0
R/W
5–4 SMODE[1:0]
0x0
H0
R/W
3–1 –
0x0
–
R
0
MODEN
0
H0
R/W