APPENDIX A LIST OF PERIPHERAL CIRCUIT CONTROL REGISTERS
S1C31D50/D51 TECHNICAL MANUAL
Seiko Epson Corporation
AP-A-49
(Rev. 2.00)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x0020
06f4
I2C_2TBEDMAEN
(I2C Ch.2 Transmit
Buffer Empty DMA
Request Enable
Register)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 TBEDMAEN[3:0]
0x0
H0
R/W
0x0020
06f6
I2C_2RBFDMAEN
(I2C Ch.2 Receive
Buffer Full DMA
Request Enable
Register)
15–8 –
0x00
–
R
–
7–4 –
0x0
–
R
3–0 RBFDMAEN[3:0]
0x0
H0
R/W
0x0020 0720–0x0020 0732
IR Remote Controller (REMC3)
Address
Register name
Bit
Bit name
Initial
Reset
R/W
Remarks
0x0020
0720
REMC3CLK
(REMC3 Clock Con-
trol Register)
15–9 –
0x00
–
R
–
8
DBRUN
0
H0
R/W
7–4 CLKDIV[3:0]
0x0
H0
R/W
3–2 –
0x0
–
R
1–0 CLKSRC[1:0]
0x0
H0
R/W
0x0020
0722
REMC3DBCTL
(REMC3 Data Bit
Counter Control
Register)
15–10 –
0x00
–
R
–
9
PRESET
0
H0/S0
R/W Cleared by writing 1 to the
REMC3DBCTL.REMCRST
bit.
8
PRUN
0
H0/S0
R/W
7–5 –
0x0
–
R
–
4
REMOINV
0
H0
R/W
3
BUFEN
0
H0
R/W
2
TRMD
0
H0
R/W
1
REMCRST
0
H0
W
0
MODEN
0
H0
R/W
0x0020
0724
REMC3DBCNT
(REMC3 Data Bit
Counter Register)
15–0 DBCNT[15:0]
0x0000 H0/S0
R
Cleared by writing 1 to the
REMC3DBCTL.REMCRST
bit.
0x0020
0726
REMC3APLEN
(REMC3 Data Bit
Active Pulse Length
Register)
15–0 APLEN[15:0]
0x0000
H0
R/W Writing enabled when
REMC3DBCTL.MODEN bit
= 1.
0x0020
0728
REMC3DBLEN
(REMC3 Data Bit
Length Register)
15–0 DBLEN[15:0]
0x0000
H0
R/W Writing enabled when
REMC3DBCTL.MODEN bit
= 1.
0x0020
072a
REMC3INTF
(REMC3 Status
and Interrupt Flag
Register)
15–11 –
0x00
–
R
–
10 DBCNTRUN
0
H0/S0
R
Cleared by writing 1 to the
REMC3DBCTL.REMCRST
bit.
9
DBLENBSY
0
H0
R
Effective when the
REMC3DBCTL.BUFEN bit =
1.
8
APLENBSY
0
H0
R
7–2 –
0x00
–
R
–
1
DBIF
0
H0/S0
R/W Cleared by writing 1 to this
bit or the REMC3DBCTL.
REMCRST bit.
0
APIF
0
H0/S0
R/W
0x0020
072c
REMC3INTE
(REMC3 Interrupt
Enable Register)
15–8 –
0x00
–
R
–
7–2 –
0x00
–
R
1
DBIE
0
H0
R/W
0
APIE
0
H0
R/W
0x0020
0730
REMC3CARR
(REMC3 Carrier
Waveform Register)
15–8 CRDTY[7:0]
0x00
H0
R/W –
7–0 CRPER[7:0]
0x00
H0
R/W
0x0020
0732
REMC3CCTL
(REMC3 Carrier
Modulation Control
Register)
15–9 –
0x00
–
R
–
8
OUTINVEN
0
H0
R/W
7–1 –
0x00
–
R
0
CARREN
0
H0
R/W