
Embedian, Inc.
53
SMARC-iMX8M Computer on Module User’s Manual v.1.0
PCI Express
interface signals are exposed on the
SMARC‐iMX8M
edge
connector as shown below:
NXP i.MX8M CPU
SMARC‐iMX8M Edge
Golden Finger
Net Names
Note
Ball
Mode
Pin Name
Pin#
Pin Name
H21
ALT5
NAND_CLE__
GPIO3_IO5
S146
PCIE_WAKE#
PCIE_WAKE#
PCIe wake up
interrupt to
host
PCI Express Port A
F21
ALT5
NAND_CE2_B__
GPIO3_IO3
P75
PCIE_A_RST#
PCIE_A_RST#
Reset Signal
for external
devices.
K25
PCIE1_REF_PAD
_CLK_P
P83
PCIE_
PCIE_
Differential
PCI Express
Reference
Clock Signals
for Lanes A
K24
PCIE1_REF_PAD
_CLK_P
P84
PCIE_A_REFCK‐
PCIE_A_REFCK‐
H25
PCIE1_RXN_P
P86
PC
PC
Differential
PCIe Link A
receive data
pair 0
H24
PCIE1_RXN_N
P87
PCIE_A_RX‐
PCIE_A_RX‐
J25
PCIE1_TXN_P
P89
PC
PC
Differential
PCIe Link A
transmit data
pair 0
J24
PCIE1_TXN_N
P90
PCIE_A_TX‐
PCIE_A_TX‐